TLXAS NSTRUMENTS


## SBP9989

Advanced 16-Bit $I^{\mathbf{2}} \mathrm{L}$ Microprocessor

MICROPROCESSOR SERIES"

Data Manual

Texas instruments . . . the inventor of the integrated circuit, the microprocessor, and the microcomputer . . . is a leader in the technology that provides electronic sensing, control, computing, and even speech. For additional information on TI's high-technology products contact:
Military Products Marketing Group
Texas Instruments Incorporated
P.O. Box 6448, MS 3030
Midland, Texas 79701
(915) $685-7142$
or

Customer Response Center
Texas Instruments Incorporated
P.O. Box 225012, MS 57
Dallas, Texas 75265
(214) $995-6611$

## IMPORTANT NOTICES

Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible.

Tl cannot assume any responsibility for any circuits shown or represent that they are free from patent infringement.

Copyright © 1982 by Texas Instruments Incorporated

## S8P9989 MICROPROCESSOR <br> table of contents

INTRODUCTION ..... 3
The 9900 Family ..... 3
The SBP9989 ..... 3
KEY FEATURES ..... 3
DEVELOPMENT SUPPORT ..... 4
AMPL System Advanced Microprocessor Prototyping Lab ..... 4
Transportable Assembler ..... 4
12L TECHNOLOGY ..... 6
COMPATIBILITY WITH SBP9900A SYSTEMS ..... 8
Hardware ..... 8
Software ..... 8
DEVICES FOR MILITARY-TEMPERATURE APPLICATIONS ..... 8
PIN ASSIGNMENTS AND FUNCTIONS ..... 12
ARCHITECTURE AND TIMING ..... 16
FUNCTIONAL DESCRIPTION ..... 16
Block Diagram ..... 16
Arithmetic Logic Unit ..... 16
Internal Registers ..... 17
Program Counter ..... 17
Status Register ..... 18
Workspace ..... 18
Workspace Pointer ..... 18
Context Switching ..... 18
INTERFACES ..... 20
Memory Interfaces ..... 20
HOLD, DMA Interfaces ..... 22
Extended Instruction Processor Interface ..... 23
Multiprocessor Interlock ..... 25
INTERRUPTS ..... 26
Interrupt Level 0 - RESET ..... 28
Interrupt Level 2 ..... 28
Undefined Op-Code Trap ..... 29
Communication Register Unit Interface ..... 29
Single-Bit CRU Operation ..... 31
Multiple-Bit CRU Operation ..... 32
External Instructions ..... 33
LOAD Function ..... 33
STANDARD INSTRUCTION SET ..... 34
Terms and Definitions ..... 34
ADDRESSING MODES ..... 35
STATUS REGISTER MANIPULATION ..... 38
INSTRUCTIONS ..... 40
Dual-Operand Instructions with Multiple Addressingfor Source and Destination Operands40
Dual-Operand Instructions with Multiple Addressing
for Source Operand and Workspace RegisterAddressing for the Destination.41
Signed Multiply and Divide Instructions ..... 42
Single-Operand Instructions ..... 43
CRU Multiple-Bit Instructions ..... 44
CRU Single-Bit Instructions ..... 44
Jump Instructions ..... 45
INSTRUCTIONS (continued)
Shift Instructions ..... 46
Immediate Register Instructions ..... 46
Internal Register Load Immediate Instructions ..... 47
Internal Register Load and Store Instructions ..... 47
Extended Operation Instruction ..... 47
Return Workspace Pointer Instructions ..... 48
External Instructions ..... 48
Microinstruction Cycle ..... 48
Instruction Execution Times ..... 49
MACHINE CYCLES ..... 52
ALU Cycle ..... 52
Memory Cycle ..... 52
CRU Cycle ..... 52
9989 MACHINE CYCLE SEQUENCES ..... 53
Data Derivation Sequence ..... 53
Workspace Register ..... 53
Workspace Register Indirect ..... 53
Workspace Register Indirect Auto-Increment ..... 53
Symbolic ..... 53
Indexed ..... 53
INSTRUCTION EXECUTION SEQUENCE ..... 54
A,AB,MOVB,S,SB,SOC,SOCB,SZC,SZCB ..... 54
ABS ..... 54
Al,ANDI,ORI ..... 54
B. ..... 54
BL ..... 54
BLWP ..... 54
C,CB,COC,CZC ..... 54
Cl ..... 54
CKOF,CKIR,LREX,IDLE,RSET ..... 54
CLR ..... 54
DEC,DECT,INC,INCA,SWPB. ..... 54
DIV,DIVS ..... 55
ILLOP,JUMPS ..... 55
LDCR,LI,LIMI,LWPI ..... 55
LOAD, INTERRUPT CONTEXT SWITCH ..... 56
LST,LWP ..... 56
MDV ..... 56
MPY(signed) ..... 56
NEG ..... 56
RESET,RTWP ..... 56
SBO,SBZ,TB ..... 56
SETO,SHIFTS ..... 57
STCR ..... 57
STST,STWP ..... 57
X. ..... 57
XOR ..... 57
XOP ..... 57
Leaving a Hold State ..... 58
PROCESSING ..... 58
POWER SOURCE ..... 59
ELECTRICAL DATA ..... 60
Input/Output Structure ..... 60
MECHANICAL DATA ..... 63


## INTRODUCTION

## The 9900 Family

The 9900 Family is a compatible set of microprocessors, microcomputers, microcomputer modules, and minicomputers. It is supported with peripheral devices, development systems, and software and provides the designer with a system solution that has-built-in protection against technological obsolescence. The family features true software compatibility, I/O bus compatibility and price/performance ratios which encompass a wide range of applications. The family is designed with a unique flexible architecture to allow technological changes to be easily incorporated while minimizing the impact these changes have on an overall system design.

## The SBP9989 ${ }^{2}$ L L 16-Bit Microprocessor

The SBP9989 is a second-generation, bipolar 16 -bit microprocessor offering twice the performance of the original SBP9900A. Implemented in TI's Advanced 12L Technology, the SBP9989 combines environmental ruggedness and inherent reliability with a 16 -bit word length, an advanced memory-to-memory architecture, and a full minicomputer instruction set to extend the end application reach of the Texas Instruments 9900 microprocessor family into those applications requiring efficient, stable, reliable performance in severe operating conditions.

The instruction set of the SBP9989 includes the capabilities offered by full minicomputers and is a superset of the 9900 instruction repertoire. The SBP9989 can be used to upgrade existing SBP9900A systems or to implement new system designs requiring the increased through-put and doubled memory capability.

## KEY FEATURES

The SBP9989 is downward-compatible with all of TI's existing microcomputer and minicomputer products and employs the advanced, memory-to-memory architecture that ensures optimal performance in the structured, I/O-intensive applications of the 80's.

- Memory-to-memory architecture.
- 73 basic instructions include all 69 instructions of the SBP9900A plus Signed Multiply, Signed Divide, Load WP, and Load ST. The signed multiply and divide instructions allow significant improvements in system through-put in numerical applications, while load workspace register and load status register are essential to the efficient implementation of advanced operating systems.
- User extension to the basic instruction set allows undefined op codes to be assigned meanings during system design. The processor detects undefined op codes in an instruction stream and allows either software interpretation and execution of the code or hardware execution in special, user-designed "attached processors". Coordination between the SBP9989 and its attached processors is achieved via a new input signal to the microprocessor designated XIPP (External Instruction Processor Present).
- Direct access to 128 kilobytes of memory from the SBP9989 is provided by a new output signal designated MPEN (Memory Map Enable) which can be used directly as an additional address bit from the processor. This bit is represented in the processor Status Register as Status Bit 8, which may be manipulated by the user to allow access to two 64-kilobyte pages of memory. MPEN can also be used with the SN54LS610 Memory Mapper to allow access to as much as 16 megabytes of memory. All traps cause Status Bit 8 to be forced to zero during a context switch, ensuring consistent interrupt operation and full software and hardware compatibility with other TI products.
- Multiprocessor system features allow coordination between several processing elements that must share memory and other resources. These features include:

MPILCK (Multiprocessor Interlock), a new output signal that allows a processor to secure and hold a system resource against possible access contention with other processing elements.

INTACK (Interrupt Acknowledge), a new output signal which allows the SBP9989 to acknowledge the presence of an interrupt during those times when it may not have control of the system resources.
$\overline{\text { XIPP }}$ (Extended Instruction Processor Present), a new input signal that establishes a protocol for orderly transfer of bus control between host and slave processors that share memory resources.

LOAD WP and LOAD ST (Load Workspace Pointer and Load Status Register) instructions that allow the SBP9989 to capture a complete software context from an external source.

- Fully static design allows the SBP9989 to be clocked up to 4.4 MHz , or single stepped. The TTL-compatible I/O permits any standard logic and memory devices to be used.
- Simplified clock requirements consist of a single-phase clock with a $50 \%$ duty cycle.
- Improved microcode within the processor enhances the efficiency of the SBP9989 over its predecessors. Microcycles were removed from more than half of the instructions, resulting in a $15 \%$ to $20 \%$ improvement in operating efficiency.
- Fully implemented 16-bit status register with Arithmetic Overflow Interrupt trap.
- Improved external instruction, utilizing five address lines, provides a total of 160 forms available to the user.
- Improved HOLD and WAIT interfaces.
- Implemented in Advanced I2L . . . a proven bipolar technology for high-reliability applications.

The single most important feature of the SBP9989, and all of TI's microprocessors, is its memory-to-memory concept. The user has access to an unlimited number of effective registers, and may completely change register context (an operation equivalent to sixteen push and sixteen pop stack operations in a conventional registered architecture) in just five memory cycle times. The ability to change register content rapidly becomes of prime importance in systems that rely on multiprocessor architectures and high-level languages for efficient software . . . trends which will gain momentum as embedded computer applications become increasingly more complex.

## DEVELOPMENT SUPPORT

## AMPL System Advanced Microprocessor Prototyping Lab

The AMPL System is a complete set of software and hardware tools that maximize software productivity for the 9900 family. It includes a video display terminal, multiuser hard disk or floppy diskette options, and extensive software. Programs can be edited, assembled, loaded, and executed with easy self-prompting commands.

The AMPL System supports software development as well as in-circuit emulation for existing 9900 family CPU's. The logic-state trace capability features interactive on-line control and analysis to provide fast data reduction, and programmable emulation control based on the result of this analysis. The high-level language has designed-in features to simplify orientation for the new user while providing extensive flexibility and support for the experienced user.

PROM programming implements target-system memory in PROM and EPROM while the AMPL interactive process makes it easy to identify and implement needed design changes.

## Transportable Assembler

The SBP9989 is supported by a transportable general assembler (TI part numberTMAM4015). This assembler allows the use of symbolic instructions and assembler directives supporting the full instruction set. The 9900 family instruction set is composed of a base set of 69 instructions plus extensions peculiar to each CPU which provide the input and output manipulation comparison of words and bytes, and ASCII-character data. This product can be executed in TI 990 , IBM, or DEC environments.


TMAM6011 - AMPL STATION

## 12L TECHNOLOGY

12 L is an integrated-injection-circuit logic where current steering is used to control gate switching levels. A lateral PNP transistor is used as an injector to supply base current to the vertical NPN transistor as shown in the figure. The NPN actually serves as the gate that is controlled by placing either a high or low voltage on the base that steers the injector current into or out of the NPN base.

12 L technology provides inherent advantages to the user when compared to other technologies.

- $\quad-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Temperature Range

Circuits are designed to operate over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ rather than just being selected by screening. This provides added design margin that enhances system reliability.

- Low Power Consumption

The SBP9989 dissipates less than 0.75 watts, depending upon the state of the $1 / O^{\prime}$ s.
o Radiation Hardness
Also inherent with 12 L as used on the SBP9989 is tolerance to radiation. Its tolerance to transient upset is among the best observed on LSI parts while the simplicity of the process eliminates latch-up.

## Low Internal Stress Voltage

High internal voltages have been eliminated with 12 L , thereby assuring further gains in reliability. The 5,000 internal gates of the SBP9989 are stressed only with the VINJ, which is typically 1.2 volts. Only the inputs and outputs are exposed to high stress voltages.

High Reliability
The SBP9989 has been designed, fabricated and $100 \%$ screened with processes to assure the highest levels of reliability. Each part is individually identified to assure traceability.


12L circuit schematic

$1^{2} \mathrm{~L}$ device structure

## COMPATIBILITY WITH SBP9900A SYSTEMS

The SBP9989 is pin-for-pin compatible with the SBP9900A except for 4 new I/O controls (MPEN, INTACK, MPILCK, and $\overline{\text { XIPP) assigned to pins that were not used on the original device. The modifications required to plug an SBP9989 }}$ into an existing SBP9900A socket are listed below.

Hardware

- Deactivating $\overline{X I P P}$ (tie Pin 58 to $V_{C C}$ through a pull-up resistor).
- Provision for an increase in injector voltage to 1.25 V and a reduction in injector current to 400 mA .
- Verifying that Pin 25 (MPEN), Pin 37 (INTACK), and Pin 39 (MPILCK) are open or grounded.
- Interrupt lines sampled during hold and non-hold states.
- Verifying fan-out compatibility ( $I O L=20 \mathrm{~mA}$ for SBP9900A, $\mathrm{I} \mathrm{OL}=16 \mathrm{~mA}$ for SBP9989).
o The READY input signal (pin 62) needs to be active during CRU transactions to avoid wait states.
- Automatic wait states are typically generated with the SBP9900A by tying the wait output signal back into the READY input. However, unlike the SBP9900A, the SBP9989 will continue to generate wait signals during a HOLD operation. To eliminate the unwanted wait signals during HOLD operations, the HOLDA and WAIT output signal lines can be OR-ed to drive the READY input line.


## Software

o Although software written for the SBP9900A can be executed by the SBP9989, a reduction of $15 \%$ to $20 \%$ in execution time should be anticipated. Software timing loops will need new time constants to compensate for the reduced execution times.
o Any unused op codes used as NOP's in the SBP9900A software will cause the SBP9989 to execute a level 2 interrupt trap.
o Status bit 10 set to 1 will enable the arithmetic overflow detection trap.

## DEVICES FOR MILITARY-TEMPERATURE APPLICATIONS

The SBP9989 is a member of the ever growing family of military microprocessor components.

| SBP9989 | 16-Bit Advanced Hi-Rel Microprocessor |
| :--- | :--- |
| SBP9900A | 16-Bit Hi-Rel Microprocessor |
| SBP9965 | Peripheral Interface Adapter |
| SBP9901 | Programmable Systems Interface (in design) |
| SNJ54LS244 | Octal Buffer/Line Driver/Line Receiver |
| SNJ54LS373 | Octal D-Type Transparent Latch |
| SNJ54LS374 | Octal D-Type Edge-Triggered Flip-Flop |
| SNJ54LS610 | Memory Mapper (future product) |
| SNJ54LS629 | Dual Voltage-Controlled Oscillator |
| SNJ54LS630 | 16-Bit Parallel Error Detection and Correction Unit |
| SNJ54LS644 | Octal Bus Transceiver |
| SNJ54LS645 | Octal Bus Transceiver |
| SNJ54LS673 | 16-Bit Shift Register |
| SNJ54LS674 | 16-Bit Shift Register |
| SNJ54S189 | $64-$ Bit $(16 \times 4)$ RAM |
| JBP24S10 | 1024 -Bit $(256 \times 4)$ PROM |
| JBP18S030 | $256-$ Bit $(32 \times 8)$ PROM |
| JBP28S46 | $4096-$ Bit $(512 \times 8)$ PROM |
| JBP28L86 | $8192-$ Bit $(1024 \times 8)$ PROM |
| JBP28S86 | $8192-$-Bit $(1024 \times 8)$ PROM |

## FLOW CHART



## BLOCK DIAGRAM



SBP9989NJD
64-PIN CERAMIC SIDE-BRAZED PACKAGE (TOP VIEW)

SBP9989NFD
68-TERMINAL CERAVIIC CHIP CARRIER
(TOP VIEW)
GND
GND
WAIT
LOAD
HOLDA

PIN ASSIGNMENTS AND FUNCTIONS (PIN NUMBERS ARE FOR 64-PIN DIP)

| SIGNATURE | PIN\# | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| MPEN |  | OUT* <br> OUT* | ADDRESS BUS <br> A0-A14 comprise the address bus. This open-collector bus provides the memory address to the memory system when MEMEN is active and CRU $1 / O$ bit addresses to the I/O system when $\overline{\text { MEMEN }}$ is inactive and DBIN is active. <br> MEMORY MAP ENABLE. MPEN represents the inverted value of Status Register Bit 8 (ST8). $\overline{M P E N}$ can be changed by any instruction (i.e., LST, etc.) affecting ST8 and will be set to 1 during SBP9989 trap addressing; namely interrupts, $\overline{L O A D}$, $\overline{\text { RESET, }}$, XOP and ILLOP, $\overline{M P E N}$ may be used to allow memory expansion to 64 kilowords. |
|  | ${\underset{56}{41}}_{4}^{4}$ | 1/0* | DATA BUS <br> D0-D15 comprise the bidirectional, open-collector data bus. This bus transfers memory data to (when writing) and from (when reading) the external memory system when $\overline{\mathrm{MEMEN}}$ is active. |
| INJ <br> INJ <br> INJ <br> INJ <br> G.ND <br> GND <br> GND <br> GND | $\begin{array}{r} 9 \\ 26 \\ 40 \\ 57 \\ 1 \\ 2 \\ 27 \\ 28 \end{array}$ |  | POWER SUPPLY <br> Injector-Supply Current <br> Injector-Supply Current <br> Injector-Supply Current <br> Injector-Supply Current <br> Ground <br> Ground <br> Ground <br> Ground |
| CLK | 8 | IN | CLOCK <br> Single-phase clock input |
| MEMEN <br> DBIN <br> WE | 63 | OUT* <br> OUT* <br> OUT* | BUS CONTROL <br> MEMORY ENABLE. When active (low), $\overline{M E M E N}$ indicates that the address bus contains a valid memory address. <br> DATA BUS IN. When activated (high) by the SBP9989 during MEMEN, DBIN indicates that the SBP9989 has disabled its output buffers to allow the memory system to place memory read data on the bus. The SBP9989 will also activate DBIN during all CRU operations and during the execution of the five external instructions. In all other cases except when HOLDA is active, the SBP9989 will maintain DBIN at a low logic level. <br> WRITE ENABLE. When active (low), $\overline{W E}$ indicates that the SBP9989 data bus is outputting data to be written into memory. |

*When HOLDA is active, these terminals are high.

|  | SIGNATURE | PIN\# | $1 / 0$ | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
|  | CRUCLK <br> CRUIN <br> CRUOUT | 60 <br> 31 <br> 30 | OUT <br> IN <br> OUT | COMMUNICATION REGISTER UNIT (CRU) <br> CRU CLOCK. When active (high), CRUCLK indicates to the external logic the presence of output data on CRUOUT or the presence of an encoded external instruction on A0-A2. <br> CRU DATA IN. CRUIN receives input data from the external interface logic. When the SBP9989 executes a STCR or TB instruction, it samples CRUIN for the level of the CRU bit specified by the address bus (A3-A14). <br> CRU DATA OUT. CRUOUT outputs serial data when the SBP9989 executes a LDCR, SBZ, or SBO instruction. The data on CRUOUT should be sampled by the external interface logic when CRUCLK goes active. |
|  | INTREQ | 32 | IN | INTERRUPT CONTROL <br> INTERRUPT REQUEST. When active (low), $\overline{\text { INTREO }}$ indicates that an external interrupt is requesting service. If $\overline{\operatorname{INTREO}}$ is active the SBP9989 loads the data on the interrupt code input lines ICO-IC3 into the internal interrupt-code storage register. The code is then compared to the interrupt mask bits of the status register. If the interrupt code is equal to or less than Status Register Bits 12-15 (equal or higher priority than the previous enabled interrupt level), the SBP9989 initiates the interrupt sequence. If the comparison fails, the SBP9989 ignores the interrupt request. In that case, $\overline{\text { INTREO }}$ should be held active. The SBP9989 will continue to sample ICO-IC3 until the program enables a sufficiently low interrupt level to accept the requesting interrupt. |
|  |  <br> INTACK | $\begin{array}{\|} 36 \\ 33 \\ 37 \end{array}$ | IN OUT | INTERRUPT CODES. ICO (MSB)-IC3 (LSB), indicating an interrupt identity code, are sampled by the SBP9989 when $\overline{\text { INTREQ }}$ is active (low). When ICO-IC3 are LLLL, the highest-priority external interrupt is requesting service; when HHHH , the lowest-priority external interrupt is requesting service. <br> INTERRUPT ACKNOWLEDGE. When active (high) during non-hold states, INTACK indicates the SBP9989 has initiated a trap sequence caused by the receipt of a valid interrupt, $\overline{\text { LOAD }}$ or $\overline{\text { RESET. INTACK shall be activated in the trap sequence while }}$ the SBP9989 is obtaining the new WP value from memory. An external device may determine which function or interrupt level is being serviced by monitoring the address bus during the INTACK time. When the SBP9989 is in a hold state (caused by activation of XIPP or HOLD INTACK indicates SBP9989 has received a valid interrupt (level is less than value of interrupt mask), a $\overline{\text { LOAD }}$ or RESET. INTACK will remain valid (high) until the SBP9989 leaves a hold state (HOLD or XIPP released) or until the signal requesting interrupt is released. |

\begin{tabular}{|c|c|c|c|}
\hline SIGNATURE \& PIN\# \& 1/0 \& DESCRIPTION \\
\hline HOLD
HOLDA
READY
WAIT \& 64 \& IN \& \begin{tabular}{l}
MEMORY CONTROL \\
HOLD. When active (low), \(\overline{H O L D}\) indicates to the SBP9989 that an external controller (e.g., DMA device) desires to use the memory bus for direct memory data transfers. In response, the SBP9989 enters the hold state after completion of its present cycle (memory or nonmemory). The SBP9989 then asserts HOLDA and allows its address bus, \(\overline{M P E N}\), data bus, \(\overline{M E M E N}, \overline{W E}, D B I N, I A Q\) and \(\overline{C Y C E N D}\) to be pulled to the high logic state. When \(\overline{H O L D}\) is deactivated, the SBP9989 reassumes bus control and continues operation by resuming execution of the suspended instruction. \\
HOLD ACKNOWLEDGE. When active (high) HOLDA indicates that the SBP9989 is in a hold state and that its address bus, \(\overline{M P E N}\), data bus, \(\overline{M E M E N}, \overline{W E}, ~ D B I N\), IAQ, and CYCEND are pulled to the high state. The SBP9989 will enter a hold state in response to the activation of \(\overline{\mathrm{HOLD}}\) or \(\overline{\mathrm{XIPP}}\) (during the execution of an ILLOP or XOP instruction). \\
READY. When active (high) READY indicates that the memory (for memory operations) or CRU device (for CRU operations) will be ready to read or write during the next clock cycle. When READY is not active (low), the SBP9989 enters a wait state and suspends internal operations until the memory system or CRU device activates READY. \\
WAIT. When active (high), WAIT indicates the SBP9989 has entered a wait state in response to a not READY condition from a memory system or a CRU device.
\end{tabular} \\
\hline \(1 A Q\)
CYCEND
MPILCK \& 7

59
39 \& OUT*
OUT*

OUT \& | TIMING AND CONTROL |
| :--- |
| INSTRUCTION ACQUISITION. IAQ is activated (high) by the SBP9989 during any SBP9989 initiated instruction acquisition memory cycle. Consequently, IAQ may be used by an external device as an indication of when to sample the memory data bus to obtain instruction operations code data. |
| END OF CYCLE. When active (low), $\overline{\text { CYCEND }}$ indicates that the SBP9989 will initiate a new microinstruction cycle on the next low-to-high transition of the clock. |
| MULTIPROCESSOR INTERLOCK. When active (high) MPILCK indicates the SBP9989 is performing the operations associated with operand transfer and manipulation for the ABS instruction. MPILCK shall be activated by the SBP9989 during any $A B S$ instruction upon initiation of the operand read operation and remain active until the completion of the instruction (i.e., MPILCK remains active for the duration of the SBP9989 read-modify-write operation cycle for the ABS instruction). Consequently, MPILCK may be used in the implementation of a nonseparable test and set capability. $\overline{\text { HOLD }}$ is sampled during MPILCK activation, so MPILCK can be used to control assertion of $\overline{\mathrm{HOLD}}$. | <br>

\hline
\end{tabular}

[^0]

## ARCMITECTURE AND TIMING

The memory word is 16 -bits long as shown in Figure 1. Words are assigned even-numbered addresses in memory Each memory word contains two bytes of 8 bits each. The instruction set of the SBP9989 allows both word and by operations. Byte instructions may address either byte as necessary. Byte instructions that address a Workspace Register operate on the most significant byte (even address) of the Workspace Register and leave the least significant byte (odd address) unchanged. Since the workspace is also addressable as a memory address, the least significant byte may be addressed if desired.

The SBP9989 memory map is shown in Figure 2. The first 32 words are used for interrupt trap vectors and the next contiguous block of 32 memory words is used by the XOP (Extended Operation) instruction for trap vectors. The last two unmapped memory words (FFFC16 and FFFE 16 ) are used for the trap vector of the load signal. The remaining memory is then available for programs, data, and Workspace Registers.


FIGURE 1 - WORD AND BYTE FORMATS

## FUNCTIONAL DESCRIPTION

## Block Diagram

The block diagram is shown on page 10. A flow chart, representative of functional operation, is shown on page 9. Addresses are supplied to the Address Bus (A0-A14) by the Memory Address Register (MA). Instructions read from memory are loaded into the Instruction Register (IR) via the Data Bus (D0-D15).
Bit-oriented input/output operations are provided by the Communication Register Unit (CRU) interface whereby 1 to 16 bits may be transferred by a single instruction.

## Arithmetic Logic Unit (ALU)

The arithmetic logic unit (ALU) is the computational component of the SBP9989. It performs all arithmetic and logic functions required to execute instructions. The functions include addition, subtraction, AND, OR, exclusive OR, and complement.

The ALU is arranged in two 8-bit halves to accommodate byte operations. Each half of the ALU operates on one byte of the operand. During word operand operations, both halves of the ALU function in conjunction with each other. However, during bvte operand processing, the least significant half of the ALU operates in a passive mode, performin no operation on the data that it handles. The most significant half of the ALU performs all operations on byte operand: so that the status circuitry used in word operations is also used in byte operations.


FIGURE 2 - MAP OF THE MEMORY ARRANGEMENT

## Internal Registers

The following three internal registers are accessible to the user (programmer):
a. Program Counter (PC)
b. Status Register (ST)
c. Workspace Pointer (WP)

Other internal registers which are utilized during instruction acquisition or execution are inaccessible to the user.

## Program Counter (PC)

The program counter is a 15 -bit register (left justified with the LSB hardwired to 0 ) that contains the word address of the instruction currently executing. The SBP9989 increments this address to fetch the next instruction from memory.

If the current instruction in the microprocessor alters the contents of the PC, then a program branch occurs to the location specified by the altered contents of PC. All context instructions affect the contents of the PC.

## Starus Register (ST)

The status register is a fully implemented 16 -bit register that reports the results of program comparisons, indicates program status conditions, supplies the arithmetic overflow enable and interrupt mask level to the interrupt priorit circuits, and provides the external bit for memory expansion to 64 K words and beyond. Each bit position in the register signifies a particular function or condition that exists in the SBP9989 as illustrated in Figure 3. Some instructions use the status register to check for a prerequisite condition, others affect the values of the bits in the register, and others load the entire status register with a new set of parameters. The description of the instruction set later in this document details the effect of each instruction on the status register.

*These bits are functionally uncommitted and are available to the user.

## FIGURE 3 - STATUS REGISTER BIT ASSIGNMENTS

## Workspace

The SBP9989 uses blocks of memory words, called workspaces, for instruction operand manipulation (instead of internal hardware registers). A workspace occupies 16 contiguous memory words in any part of memory. The individual workspace registers may contain data or addresses, and function as operand registers, accumulators, address registers, or index registers. Some workspace registers take on special significance during execution of certain instructions. Figure 4 illustrates the workspace map. A user-defined number of workspaces may exist in memory which provides a high degree of program flexibility.

## Workspace Pointer (WP)

To locate the workspace in memory, one hardware register called the Workspace Pointer (WP) is used. The Workspace Pointer is a 15 -bit register (left justified with the LSB hardwired to 0 ) that contains the memory address of the first word in the workspace. The SBP9989 can then access any register in the workspace by adding two times the register number to the contents of the Workspace Pointer and initiating a memory request for that word. Figure 5 illustrates the relationship between the Workspace Pointer and its corresponding workspace in memory.

## Context Switching

The workspace concept is particularly valuable during operations that require a context switch, which is a change from one program environment to another or to a subroutine as in the case of an interrupt. Such an operation using a conventional multi-register arrangement requires that at least part of the contents of the register file be stored and relocated using a memory cycle to store or fetch each word. This operation is accomplished by changing the Workspace Pointer. A complete context switch requires only three store cycles and three fetch cycles, exchanging the program counter, status register and Workspace Pointer. After the switch, the Workspace Pointer contains the starting address of a new 16 -word workspace in memory for use in the new routine. A corresponding time saving occurs when the original context is restored. Instructions that result in a context switch include: branch and load workspace pointer (BLWP), return from subroutine (RTWP), and extended operation (XOP) instruction. Device interrupts, the arithmetic overflow interrupt, illegal opcode detection trap. $\overline{\operatorname{RESET}}$, and $\overline{\mathrm{LOAD}}$ also cause a context switch by forcing a trap to service subroutine.


NOTE: THE WP REGISTER CONTAINS THE ADDRESS OF WORKSPACE REGISTER ZERO

FIGURE 4 - WORK SPACE MAP

| WORKSPACE POINTER |
| :--- |
| (WP) |
| WORKSPACE <br> ADDRESS |

FIGURE 5 - WORKSPACE POINTER AND REGISTERS

## INTERFACES

## Memory Interface

The memory bus provides the interface between the SBP9989 and the memory system. It consists of a data bus, an address bus, and control signals. Figure 6 illustrates the signals contained in the memory interface. Figures 7 and 8 illustrate the timing relationships of these signals.
During each memory-read or memory-write cycle, $\overline{M E M E N}$ becomes active (logic level low) along with valid memoryaddress data appearing on the address bus (A0 through A14). The Memory Map Enable ( $\overline{\mathrm{MPEN}}$ ) output is provided by the SBP9989 to allow memory expansion to 64 K words. MPEN represents the inverse of the value of the status register bit 8 (ST8) to external devices. MPEN can be changed by any instruction affecting ST8 (i.e., LST, etc.) and will be set to one during the SBP9989 trap addressing; namely, interrupts, $\overline{\text { LOAD }}, \overline{\mathrm{RESET}}$, XOP's and illegal op-codes (illops). MPEN will then remain one until ST8 is set to a one, at which time MPEN will go to a zero.

In the case of memory-read cycle, DBIN becomes active (pulled to logic level high) at the same time memory-address data becomes valid; the memory write strobe $\bar{W} E$ remains inactive (pulled to logic level high). If the memory-read cycle is initiated for acquisition of an instruction, IAQ becomes active (pulled to a logic level high) at the same time MEMEN becomes active. At the end of a memory-read cycle, $\overline{\text { MEMEN }}$ and DBIN together become inactive. At that time, though the address may change, the data bus remains in the input mode until terminated by the next low-to-high transition of the clock. On consecutive memory accesses $\overline{\mathrm{MEMEN}}$ will remain low.


FIGURE 6 - SBP9989 MEMORY INTERFACE


NOTES: A. VALID MEMORY READ DATA
B. SHOWN ASSUMING IAQ CYCLE

FIGURE 7 - MEMORY BUS TIMING FOR READ OPERATION


FIGURE 8 - MEMORY BUS TIMING FOR WRITE OPERATION

In the case of a memory-write cycle, $\overline{W E}$ becomes active (logic level low) with the first high-to-low transition of the clock after MEMEN becomes active; DBIN remains inactive (low). At the end of a memory-write cycle, $\overline{\mathrm{WE}}$ and $\overline{\mathrm{MEMEN}}$ become inactive. ( $\overline{\mathrm{MEMEN}}$ on the low-to-high transition of clock; $\overline{\mathrm{WE}}$ on the preceding high-to-low transition of clock).

During either a memory-read or a memory-write operation, READY may be used to extend the duration of the associated memory cycle such that the speed of the memory system may be coordinated with the speed of the SBP9989. If READY is inactive (logic level low) during the first low-to-high transition of the clock after MEMEN becomes active, the SBP9989 will enter a wait state suspending further progress of the memory cycle. The first low-to-high transition of the clock after READY becomes active terminates the wait state and allows normal completion of the memory cycle. The cycle end signal ( $\overline{\mathrm{CYCEND}}$ ) will be activated (logic level low) for one clock period during each microinstruction cycle (i.e., memory operation, non-memory internal operation, etc.). $\overline{\text { CYCEND }}$ will be activated on the low-to-high transition of the clock which initiates the last clock period of a microinstruction cycle and will be deactivated on the next low-to-high clock transition.

## HOLD, DMA Interface

The SBP9989 hold facilities allow both the microprocessor and external devices to share a common memory. To gain memory bus control, an external device requiring direct memory access (DMA) sends a hold request ( $\overline{\mathrm{HOLD}}$ ) to the SBP9989. When the next cycle (memory or non-memory) occurs, the microprocessor enters a hold state and signals its surrender of the memory bus to the external device via a hold acknowledge (HOLDA) signal.

Receiving the hold acknowledgement, the external device can proceed to utilize the common memory. After its memory requirements have been satisfied, the external device returns memory bus control by releasing $\overline{\text { HOLD }}$.

When $\overline{H O L D}$ becomes active (logic level low), the SBP9989 enters a hold state at the beginning of the next available cycle as shown in Figure 9. Upon entering a hold state, HOLDA becomes active (pulled to logic level high) with the following signals pulled to a high logic level by individual pullup resistors tied to each respective open-collector output: DBIN, $\overline{M E M E N}, ~ I A Q, ~ \overline{M P E N}, \overline{W E}, \overline{C Y C E N D}$, AO through A14, and DO through D15. When HOLD becomes inactive, the SBP9989 exits the hold state and regains memory bus control.


NOTES: A. THERE IS MAXIMUM DELAY OF 200 NANOSECONDS FOR THESE SIGNALS TO RETURN TO VALID LEVELS ON LEAVING A HOLD STATE B. VALID MEMORY REAO DATA

## Extended Instruction Processor Interface

The extended instruction processor (XIP) interface provides for easy extension of the SBP9989 arithmetic/logic processing functions by facilitating the addition of external hardware instruction processors while also permitting the usage of software interpretive implementations of extended instructions. The XIP interface provides user transparency regardless of the method of implementation (i.e., hardware or software), potentially eliminating software overhead. It allows true software transportability so that programs generated for systems based on the SBP9989 employing XIP's and those without XIP's can be identical.

The XIP interface utilizes the SBP9989 memory bus with direct memory access (DMA) capability and the extended instruction processor present (XIPP) signal as shown in Figure 10. The XIP interface requires the XIP to gain control of the SBP9989 memory bus during execution of any extended instructions encountered in the device program instruction stream. The extended instructions are assigned (by the user) operation codes (op-codes) which are the "illegal" (undefined) operation codes NOP's (ILLOP's).


FIGURE 10 - EXTENDED-INSTRUCTION INTERFACE PROCESSOR

The sequence that characterizes a typical extended-instruction execution is shown in Figures 11 and 12. As illustrated, the SBP9989 fetches the instruction that contains the op-code assigned to an extended instruction. The XIP detects the occurrence of the instruction fetch operation (IAQ active) and latches the instruction op-code data present on the memory data bus. The XIP decodes the latched op-code as one of its instructions and asserts $\overline{X I P P}$ to the SBP9989 (non-extended instruction op-codes would be ignored by the XIP). Recognition of the illegal op-code causes the SBP9989 to execute a program trap and store its context (i.e., WP, PC and ST) in memory. Storage will be in registers 13,14 and 15 of the workspace defined by the WP value contained in the SBP9989 Level 2 interrupt vector locations. If XIPP is also active (logic level low), the SBP9989 allows its memory bus signals to be pulled to a logic level high, issues HOLDA (Hold Acknowledge) and suspends internal operation. Having received HOLDA, the XIP assumes control of the memory bus and proceeds with execution of the extended instruction(s). During its instruction execution, the XIP may access the PC, WP and ST values (previously stored in memory), via the interrupt Level 2 workspace address, as required to derive instruction operands and indicate execution results (status). After completing instruction execution, the XIP releases XIPP. Detecting the removal of XIPP causes the SBP9989 to remove HOLDA, activate its memory bus drivers (i.e., resume bus control), restore its context (WP, PC and ST) from memory and continue instruction processing. Where it resumes processing is determined by the PC value (updated by the XIP during execution) which it reacquires from memory after resuming control.


NOTES: A. VALID UNDEFINED OP-CODE DATA FROM MEMORY
B. INPUT MODE

FIGURE 11 - EXTENDED-INSTRUCTION PROCESSOR INTERFACE TIMING (ILLOP DETECTION)


FIGURE 12 - EXTENDED-INSTRUCTION PROCESSOR INTERFACE TIMING (WP.PC. ST RELOAD)

The XIP can be implemented with chaining capability; i.e., the ability to execute a sequence of extended instructions without returning control to the SBP9989. If an interrupt or LOAD occurs and the interrupt mask conditions are satisfied, the SBP9989 will activate INTACK (interrupt acknowledge) to indicate that an interrupt needs to be serviced. Servicing of the interrupt will occur upon release of XIPP by the XIP and completion of the above context restore/bus control resumption sequence.

As shown in Figure 10, the XIP interface provides for other Direct Memory Access (DMA) devices or more than one XIP device. However, it is the responsibility of the XIP device to receive, condition and transmit the required interface signals (i.e., $\overline{H O L D}$, HOLDA, and XIPP) to satisíy additional DMA or XIP requirements.
For configurations not containing external XIP hardware, the XIPP signal will not be activated. Therefore, the SBP9989 completes the context switch operations by loading PC data from the interrupt Level 2 trap vector. Software starting at this PC location then executes the intended function(s).

## Multiprocessor Interlock

The Multiprocessor Interlock (MPILCK) signal permits the implementation of an indivisible test-and-set-semaphore mechanism for use in multiprocessor applications. The SBP9989 activates the MPILCK signal (logic level high ) during the execution of the Absolute Value (ABS) instruction as shown in Figure 13. MPILCK is activated on the low-to-high clock transition, initiates the first ABS operand memory access and remains active until the completion of the ABS instruction (i.e., occurrence of next IAQ or servicing of an interrupt, $\overline{\text { LOAD }}$ or $\overline{R E S E T}$ ). $\overline{H O L D}$ is sampled during this time, so MPILCK can be used to control the assertion of $\overline{\mathrm{HOLD}}$.


FIGURE 13a - MULTIPROCESSOR INTERLOCK TIMING (NEGATIVE-OPERAND)


FIGURE 13b - MULTIPROCESSOR INTERLOCK TIMING (POSITIVE-OPERAND)

## INTERRUPTS

The SBP9989 employs 16 interrupt levels with the highest priority Level 0 and lowest priority Level 15. Level 0 is reserved for the RESET function. Level 2 is reserved at the user's option for the arithmetic overflow interrupt and/or ar illegal op-code trap. Interrupt Levels 1 through 15 may be used for external device interrupts.

External device interrupts are input via the interrupt request (INTREQ) signal line and the four interrupt code lines (ICO-IC3). Figure 14 shows the timing for the sampling of these inputs and their effect on SBP9989 operation. Activation of the INTREQ input causes a comparison with the interrupt code (ICO-IC3) with the interrupt mask contained in status register bits ST1 2 through ST15. When the level of the pending interrupt is less than or equal to the enabling mask level (higher or equal priority interrupt), the SBP9989 recognizes the interrupt and initiates a context switch following completion of the currently executing instruction. The new context (WP and PC) is fetched from the interrupt vector locations and the SBP9989 sets MPEN to one, activates the INTACK (interrupt acknowledge) signal line. Then the previous context (WP, PC and ST) is stored in workspace registers 13, 14 and 15, respectively, of the new workspace. Bits 7 through 11 of the status register are forced to zero and sets the interrupt mask to a value that is one less than the level of the interrupt being serviced, except for Level 0 interrupt, which loads zero into the mask. This allows only interrupts of higher priority to interrupt a service routine. The SBP9989 also inhibits interrupts until the first instruction of the device service routine has been executed. All interrupt requests should remain active until recognized in the device service routine. The individual service routines must reset the interrupt requests before the routine is completed.


NOTES: A. NEXT IAQ IF INTERRUPT NOT SERVICED
B. INTREQ AND ICO-IC3 CHANGED BY INTERRUPT SERVICE ROUTING
C. THIS DIAGRAM ASSUMES VALID IC IS OF HIGHER PRIORITY THAN CODE IN STATUS REGISTER

If a higher-priority occurs, a second context switch occurs to service the higher-priority interrupt. When that routine is complete, a return instruction (RTWP) restores the routine parameters to complete processing of the lower-priority interrupt. All interrupt subroutines should terminate with the return instruction to restore original program parameters. The interrupt vector locations, device assignments, enabling mask value, and the interrupt codes are shown in Table 1.
During a SBP9989 hold state resulting from the activation of $\overline{H O L D}$ or XIPP, the SBP9989 will continue to sample the interrupt code lines. Upon activation of INTREQ if the code is less than or equal to the device interrupt mask level, the SBP9989 will activate the INTACK signal to indicate a pending interrupt needs servicing. The INTACK signal will then remain active until $\overline{H O L D}$ or $\overline{\text { XIPP }}$ is released.

TABLE 1 - INTERRUPT LEVEL DATA


NOTES: 1. Level 0 cannot be disabled.
2. Arithmetic overflow interrupt is generated internal to the device and is enabled/disabled by bit 10 of the status register.
3. Illegal op-code trap is generated internal to the device, and it cannot be disabled by the interrupt mask.
4. $\overline{X I P P}$ (pin 58) is inactive at logic level high.

## Interrupt Level 0 - RESET

Interrupt Level 0 is reserved for the $\overline{R E S E T}$ input to the SBP9989. When asserted (logic level low), $\overline{\text { RESET }}$ causes the SBP9989 to reset itself and inhibit $\overline{\mathrm{WE}}$ and CRUCLK.

When $\overline{\operatorname{RESET}}$ is released, a Level $O$ interrupt sequence is initiated acquiring the WP and PC trap vectors from memory locations 000016 and 000216 . INTACK is activated, all status register bits are set low, and the first instruction of the reset program environment is fetched. If $\overline{\mathrm{LOAD}}$ is active, the $\overline{\mathrm{LOAD}}$ trap occurs after the $\overline{\mathrm{RESET}}$ function is completed. The SBP9989 continuously samples $\overline{\text { RESET }}$ on low-to-high clock transitions as shown in Figure 15. To be recognized, $\overline{\text { RESET }}$ must be active for one low-to-high transition of clock and must satisfy the setup and hold time requirements.

## Interrupt Level 2

Interrupt Level 2 has two additional capabilities associated with its usage. Arithmetic overflow conditions, indicated by status register bit $4(S T 4)=1$, can cause a Level 2 interrupt to occur at the end of the instruction which generated the overflow condition. Servicing of this overflow interrupt can be enabled/disabled by status register bit 10 (ST10), the Arithmetic Overflow Enable Bit (i.e., ST10 $=1$ enables overflow interrupt; ST10 $=0$ disables overflow interrupt). The overflow interrupt can also be inhibited by the interrupt mask (ST12-ST15) or overridden by a pending Level 0 or Level 1 interrupt. If servicing the overflow interrupt is overridden by a higher priority (Level 0 or 1 ) interrupt, the overflow condition will be retained in the contents of the status register, which are saved by the higher-priority-interrupt context switch. Returning from the higher-priority-interrupt subroutine via an RTWP instruction causes the overflow condition to be reloaded into status register bit 4 (ST4) and the overflow interrupt to occur upon completion of the RTWP instruction. Servicing of a Level 2 arithmetic overflow interrupt forces the interrupt mask to 00012 . The arithmetic overflow interrupt service routine must reset ST4 to zero before the routine is complete.


CONTEXT SWITCH
(22 CLOCK CYCLES)
NOTES: A. DASHED LINES INDICATE SIGNAL WAVEFORMS IF RESET HAD NOT OCCURRED.
B. CASE SHOWN ASSUMES RESET IS DETECTED DURING MEMORY OPERATION.
C. SYNCHRONIZE RESET WITH IAQ ON T1 TO PREVENT LOSS OF INSTRUCTION IN PROGRESS.
D. $\overline{R E S E T}$ MAY OCCUR ON ANY LOW-TO-HIGH CLOCK EDGE FOLLOWING DEACTIVATION OF RESET.
E. CONTEXT SWITCH WILL START ON LOW-TO-HIGH CLOCK EDGE FOLLOWING DEACTIVATION OF RESET.

## Undefined Op-code Trap

The acquisition and execution of "illegal" SBP9989 (undefined) op-codes cause a trap operation to occur using the information stored in the Level 2 vectors. The op-codes which cause the trap are: 0000-007F, 00A0-017F, 0320-033F 0780-07FF, OC00-OFFF. As described earlier, if the $\overline{X I P P}$ signal is activated during the undefined instruction, the SBP9989 will suspend operation and the instruction will be executed by the XIP. However, if the XIPP signal remains inactive, the undefined op-code will cause a trap and a context switch will occur. The occurrence of the trap is non-maskable (i.e., not controlled by the interrupt mask value) and the trap will override any level interrupt. Interrupts are inhibited until the first instruction of the trap subroutine is executed. The occurrence of the undefined op-code trap does not change the interrupt mask.

## Communication Register Unit (CRU) Interface

The Communications Register Unit (CRU) is a direct-command-driven bit-oriented I/O interface. The CRU may directly address, in bit-fields of one to sixteen bits, up to 4096 peripheral input bits, and up to 4096 peripheral output bits. The SBP9989 executes three single-bit and two multiple-bit CRU instructions. The single-bit instructions include test bit (TB), set bit to one (SBO), and set bit to zero (SBZ); the multiple-bit instructions include load CRU (LDCR) and store CRU (STCR).

As shown in Figure 16, the SBP9989 utilizes three dedicated I/ O signals CRUIN, CRUOUT, CRUCLK, the least significant twelve bits of the address bus, DBIN, READY and WAIT to support the CRU interface. CRU interface timing is shown in Figures 17 and 18.

To transfer a data bit to a CRU device, the SBP9989 outputs the corresponding CRU-bit address on address bus bits A3 through A14, a CRUCLK pulse and the respective data bit on CRUOUT. (Address bus bits A0 through A2 are set to zero during CRU transfers). This process is repeated until transfer of the entire field of data bits specified by the CRU instruction has been accomplished. To transfer a data bit from a CRU device, the SBP9989 outputs the corresponding CRU-bit-address on address bits A3 through A14 and receives the respective data bit on CRUIN. No CRUCLK pulses occur during a CRU input operation.

During all CRU input and output operations, the SBP9989 will activate the DBIN output (logic level high) and place the 16-bit Data Bus in the input mode. Activation of DBIN will allow users to detect the occurrence of a CRU cycle and facilitate cycle stealing by a DMA device since all uses of the DATA and ADDRESS busses will be indicated by the activation of DBIN or MEMEN.


FIGURE 16 - CRU INTERFACE SUPPORT


FIGURE 17 - CRU TIMING (INPUT OPERATION)


During either a CRU input or output operation, READY may be used to extend the duration of the associated CRU operation such that the speed of the CRU device may be coordinated with the speed of the SBP9989. If READY is inactive (logic level low) during the first low-to-high transition of clock after the initiation of the CRU operation, the SBP9989 will enter a wait state (i.e., WAIT becomes active) suspending further progress of the CRU cycle. The first low-to-high transition of clock after READY becomes active terminates the wait state and allows normal completion of the CRU operation.

## Single Bit CRU Operation

The SBP9989 performs three single-bit CRU functions: Test bit (TB), set bit to one (SBO), and set bit to zero (SBZ). To identify the bit to be operated upon, a CRU-bit address is developed and placed on the address bus, A3 to A14. For the two output operations (SBO and SBZ), the device also activates DBIN, generates a CRUCLK pulse, indicating an output operation to the CRU device, and placed bit 7 of the instruction word on the CRUOUT line to accomplish the specified operation (Bit 7 is a one for SBO and a zero for SBZ). A test bit (TB) instruction transfers the addressed CRU bit from the CRUIN input line to bit 2 of the status register (ST12).

The SBP9989 develops a CRU-bit address for the single-bit operations from the CRU base address contained in work-space register 12 and the signed displacement count contained in bits 8 through 15 of the instruction. The displacement allows two's complement addressing from base minus 128 bits through base plus 127 bits. The base address from workspace register 12 is added to the signed displacement specified in the instruction and the result is loaded onto the address bus. Figure 19 illustrates the development of a single-bit CRU address.


## $+$



## Multiple Bie CRU Operations

The SBP9989 performs two multiple-bit CRU operations: store communication register (STCR) and load communica tions register (LDCR). Both operations perform a data transfer from the CRU-to-memory or from memory-to-CRU as illustrated in Figure 20. Although the figure illustrates a full 16-bit transfer operation, any number of bits from 1 through 16 may be involved. The LDCR instruction fetches a word from memory and right shifts it to transfer it serially to CRU output bits. The LDCR involves eight or fewer bits, those bits come from the right-justified field within the addressed byte of the memory word. If the LDCR involves nine or more bits, those bits come from the right-justified field within the whole memory word. When transferred to the CRU interface, each successive bit receives an address that is sequentially greater than the address for the previous bit. This addressing mechanism results in an order reversal of the bits; that is, bit 15 of the memory word (or bit 7) becomes the lowest addressed bit in the CRU and bit 0 becomes the highest addressed bit in the CRU field.

A STCR instruction transfers data from the CRU to memory. If the operation involves a byte or less transfer, the transferred data will be stored right-justified in the memory byte with leading bits set to zero. If the operation involves from nine to sixteen bits, the transferred data is stored right-justified in the memory word with leading bits set to zero. When the input from the CRU device is complete, the first bit from the CRU is the least-significant bit position in the memory word or byte.


FIGURE 20 - BIT TRANSFER WITH CRU INTERFACE

## External Instructions

The SBP9989 has five external instructions that allow user-defined external functions to be initiated under program control. These instructions are CKON, CKOF, RSET, IDLE, and LREX. These mnemonics, except for IDLE, relate to functions implemented in the 990 minicomputer and do not restrict use of the instructions to initiate various userdefined functions. IDLE causes the device to enter the idle state and remain until an interrupt, $\overline{\operatorname{RESET}}$, or $\overline{\text { LOAD }}$ occurs. When any of these five instructions are executed, a unique 3-bit code appears on the most-significant 3 bits of the address bus (AO through A2) along with activation of DBIN and the occurrence of a CRUCLK pulse. When in an idle state, the codes on the address bus and CRUCLK pulse occur repeatedly until the idle state is terminated. The 3-bit codes are shown in Table 2.

## LOAD Function

The $\overline{\text { LOAD }}$ signal allows cold start ("bootstrap") ROM loaders and front panel functions to be implemented. When active, $\overline{\text { LOAD causes a trap immediately following the instruction being executed. Unmapped memory locations FFFC } 16 \text { and }}$ FFFE $_{16}$ are used to obtain the trap vector (WP and PC respectively). The interrupt acknowledge (INTACK) output is activated during the fetch of the new WP value. The old PC, WP and ST are loaded into the new workspace, status register bits ST7-ST15 are set to (logic level low), and MPEN is set to one. Then, program execution resumes using the new PC and WP. During a hold state (caused by activation of $\overline{\mathrm{HOLD}}$ or $\overline{\mathrm{XIPP}}$ ), the SBP9989 will continue to sample the $\overline{\text { LOAD }}$ input. If $\overline{\text { LOAD }}$ is activated, the SBP9989 will generate INTACK to indicate a pending $\overline{\text { LOAD }}$ needs servicing. INTACK will then remain active until $\overline{\text { HOLD }}$ or $\overline{\text { XIPP }}$ is released.

During non-hold states, $\overline{\mathrm{LOAD}}$ shall remain active for one instruction period (i.e., $\overline{\mathrm{LOAD}}$ should go active during IAQ and remain active until the next IAQ) or until the external device detects the activation of INTACK concurrent with a memory read operation at location $\mathrm{FFFC}_{16}$. During hold states, $\overline{\mathrm{LOAD}}$ shall remain active until the external device detects the activation of INTACK concurrent with a memory read operation at location FFFC16.

TABLE 2 - EXTERNAL INSTRUCTION FUNCTION TABLE

| EXTERNAL INSTRUCTION | A0 | A1 | A2 |
| :---: | :---: | :---: | :---: |
| LREX | $H$ | $H$ | $H$ |
| CKOF | $H$ | $H$ | $L$ |
| CKON | $H$ | L | $H$ |
| RSET | L | $H$ | $H$ |

## STANDARD INSTRUCTION SET

Each SBP9989 instruction performs one of the following operations:

1. Arithmetic, logical, comparison, or manipulation operation on data.
2. Loading or storage of internal registers (program counter, workspace pointer, or status).
3. Data transfer between memory and external devices via the CRU.
4. Control functions.

## TERMS AND DEFINITIONS

The terms used in describing the instructions and status bits of the SBP9989 are defined below.

TERMS AND DEFINITIONS

| TERM | DEFINITION |
| :---: | :---: |
| B | Byte Indicator ( $1=$ byte; $0=$ word $)$ |
| C | Bit Count |
| D | Destination address register |
| DA | Destination address |
| IOP | Immediate operand |
| $\operatorname{LSB}(\mathrm{n})$ | Least significant (right-most) bit of $n$ |
| MSB(n) | Most significant (left-most) bit of $n$ |
| PC | Program Counter |
| Result | Result of operation performed by instruction |
| S | Source address register |
| SA | Source address |
| ST | Status register |
| STn | Bit n of status register |
| TD | Destination-address-mode control |
| TS | Source-address-mode control |
| WR | Workspace register |
| WRn | Workspace register n |
| WR (0,1) | Concatenation of WR0 and WR1 to form a 32-bit register |
| $a \rightarrow b$ | $a$ is transferred to $b$ |
| \|n| | Absolute value of $n$ |
| + | Arithmetic addition |
| - | Arithmetic subtraction |
| AND | Logical AND |
| OR | Logical OR |
| $\oplus$ | Logical exclusive OR |
| $\bar{n}$ | Logical complement of $n$ |
| $\times$ | Arithmetic multiplication |

## ADDRESSING MODES

The SBP9989 instructions contain a variety of available modes for addressing random memory data (e.g., program parameters and flags), or formatted memory data (character strings, data lists, etc.). These addressing modes are:
o Workspace Register Addressing

- Workspace Register Indirect Addressing
o Workspace Register Indirect Auto Increment Addressing
o Symbolic (Direct) Addressing
o Indexed Addressing
- Immediate Addressing
o Program Counter Relative Addressing
- CRU Relative Addressing

The following figures graphically describe the derivation of the effective address for each addressing mode. The applicability of addressing modes to particular instructions is described next along with the description of the operations performed by the instruction. The symbols following the names of the addressing modes ( $\mathrm{R},{ }^{*} \mathrm{R}$, *R+, @LABEL, or $@ T A B L E(R)$ ) are general forms used by 9900 assemblers to select the addressing modes for Register R.

## Workspace Register Addressing . . . R

The workspace register addressing mode is specified by setting the 2-bit T field (TS or TD) of the instruction word equal to 00 . Workspace register R contains the operand.


## Workspace Register Indirect Addressing . . . *R

The workspace register indirect addressing mode is specified by setting the 2-bit $T$ field ( $T_{S}$ or $T_{D}$ ) in the instruction word equal to 01 . Workspace register R contains the address of the operand.


## Workspace Register Indirect Auto-Increment Addressing . . . *R+

The workspace register indirect auto-increment addressing mode is specified by setting the 2 -bit $T$ field ( $T_{S}$ or $T_{D}$ ) in the instruction word equal to 11 . Workspace register $R$ contains the address of the operand. After the address of the operand is acquired, the contents of workspace register $R$ is incremented.


Symbolic (Direct) Addressing . . . @LABEL
The symbolic addressing mode is specified by setting the 2-bit $T$ field ( $T_{S}$ or $T_{D}$ ) in the instruction word equal to 10 and setting the corresponding $S$ or $D$ field equal to 0 . The word following the instruction contains the address of the operand.


## Indexed Addressing . . . @TABLE(R)

The indexed addressing mode is specified by setting the 2 -bit $T$ field ( $T_{S}$ or $T_{D}$ ) of the instruction word equal to 10 . The value in the corresponding $S$ or $D$ field is the register which contains the index value. Register 0 may not be used for indexed addressing.
The word following the instruction contains the base address. Workspace register R contains the index value. The sum of the base address and the index value results in the effective address of the operand.


## Immediate Addressing

 The word following the instruction contains the operand.

## Program Counter Relative Addressing

The 8 -bit signed displacement in the right byte (bits $8-15$ ) of the instruction is multiplied by 2 and added to the updated contents of the program counter. The result is placed in the PC.


## CRU Relative Addressing

The 8 -bit signed displacement in the right byte of the instruction is added to the CRU base address (bits $3-14$ of the workspace register 12). The result is the CRU address of the selected CRU bit.


## STATUS REGISTER MANIPULATION

Various SBP9989 machine instructions affect the status register. The figure below shows the status register bit assignments and the following table lists the effects of the instructions on each status bit.

*These bits are functionally uncommitted and are available to the user.

TABLE 3 - Status REGISTER BIT DEFINITIONS

| BIT | NAME | INSTRUCTION | CONDITION TOSET BIT TO 1 |
| :---: | :---: | :---: | :---: |
| STO | Logical <br> Greater <br> Than | $C, C B$ <br> Cl <br> ABS, LDCR <br> RTWP <br> LST <br> All others | ```If \(\operatorname{MSB}(S A)=1\) and \(\operatorname{MSB}(D A)=0\), or if \(\operatorname{MSB}(S A)=\operatorname{MSB}(D A)\) and \(\operatorname{MSB} O F[(D A)-(S A)]=1\). If \(M S B(W R)=1\) and \(M S B\) of \(I O P=0\), or if \(M S B(W R)=M S B\) of IOP and MSB of \([I O P-(W R)]=1\). If \((S A) \neq 0\). If Bit (0) of WR15 is 1. If Bit (0) of selected WR is 1 . If result \(\neq 0\).``` |
| ST1 | Arithmetic Greater Than | C. CB <br> Cl <br> ABS, LDCR <br> RTWP <br> LST <br> All others | $\begin{aligned} & \text { If } M S B(S A)=0 \text { and } M S B(D A)=1 \text {, or if } \\ & M S B(S A)=M S B(D A) \text { and } \\ & M S B \text { of }[(D A)-(S A)]=1 . \\ & \text { If } M S B(W R)=0 \text { and } M S B \text { of } 1 O P=1 \text {, or if } \\ & M S B(W R)=M S B \text { of } I O P \text { and } M S B \text { of }[1 O P-(W R)]=1 \text {. } \\ & \text { If } M S B(S A)=0 \text { and }(S A) \neq 0 . \\ & \text { If } B \text { it (1) of } W R 15 \text { is } 1 . \\ & \text { If } B \text { it }(1) \text { of selected } W R \text { is } 1 . \\ & \text { If } M S B \text { of result }=0 \text { and result } \neq 0 . \end{aligned}$ |
| ST2 | Equal | $C, C B$ <br> Cl <br> COC <br> CZC <br> TB <br> ABS, LDCR <br> RTWP <br> LST <br> All others | If $(S A)=(D A)$. <br> If (WR) $=1 O P$. <br> If $(S A)$ and $\overline{(D A})=0$. <br> If $(S A)$ and $(D A)=0$. <br> If $C R U I N=1$. <br> If $(S A)=0$. <br> If Bit (2) of WR15 is 1. <br> If Bit (2) of selected WR is 1. <br> If result $=0$. |

STATUS REGISTER BIT DEFINITIONS (Continued)

| BIT | NAME | instruction | CONDITION TO SET BIT TO 1 |
| :---: | :---: | :---: | :---: |
| ST3 | CARRY | $A, A B, A B S, A I$, DEC, DECT, INC, INCT, NEG, S, SB SRA, SLA, SRL, SRC RTWP LST | If CARRY OUT $=1$. <br> If last bit shifted out $=1$. <br> If Bit (3) of WR15 is 1. <br> If Bit (3) of selected WR is 1. |
| ST4 | OVERFLOW | $A, A B$ <br> AI <br> S, SB <br> DEC, DECT <br> INC, INCT <br> SLA <br> DIV <br> DIVS <br> ABS, NEG <br> RTWP <br> LST | ```If MSB \((S A)=M S B(D A)\) and MSB of result \(\neq\) MSB (DA) If \(\mathrm{MSB}(\mathrm{WR})=\mathrm{MSB}\) of \(1 O P\) and MSB of result \(\neq\) MSB(WR). If \(\operatorname{MSB}(S A) \neq M S B(D A)\) and \(M S B\) of result \(\neq \operatorname{MSB}(D A)\). If \(\operatorname{MSB}(S A)=1\) and \(M S B\) of result \(=0\). If \(\mathrm{MSB}(\mathrm{SA})=0\) and MSB of result \(=1\). If MSB changes during shift. If \(\operatorname{MSB}(S A)=0\) and \(M S B(D A)=1\) or if \(\operatorname{MSB}(S A)=M S B(D A)\) and \(M S B\) of \([(D A)-(S A)]=0\). If (SA) \(=0000\) or if MSB \((S A) \neq \mathrm{MSB}(W R 0)\) and \(\left\|\left(2^{15}+1\right) \times(S A)\right| \leqslant W R(0,1)\). If \((S A)=8000_{16}\). If Bit (4) of WR15 is 1. If Bit (4) of selected WR is 1 .``` |
| ST5 | PARITY | CB, MOVB <br> LDCR <br> $A B, S B, S O C B, S Z C B$ <br> RTWP <br> LST <br> STCR | If (SA) had odd number of 1's. <br> If $1 \leqslant C \leqslant 8$ and (SA) has odd number of 1 's. <br> If result has odd number of 1 's. <br> If Bit (5) of WR15 is 1. <br> If Bit (5) of selected WR is 1 . <br> If $1 \leqslant \mathrm{C} \leqslant 8$ and result has odd number of 1 's. |
| ST6 | XOP | KOP <br> RTWP <br> LST | If XOP instruction is executed. If Bit (6) of WR15 is 1. <br> If Bit (6) of selected WR is 1 . |
| ST7, ST9 $\text { or ST1 } 1$ | User defined | RTWP <br> LST | If corresponding bit of WR15 is 1 or If corresponding bit of selected WR is 1 . |
| ST8 | MEMORY MAP | RTWP <br> LST | If Bit (8) of WR15 is 1 . <br> If Bit (8) of selected WR is 1. |
| ST10 | ARITHMETIC OVERFLOW ENABLE | $\begin{aligned} & \text { RTWP } \\ & \text { LST } \end{aligned}$ | If Bit (10) of WR15 is 1. <br> If Bit (10) of selected WR is 1 . |
| ST12 <br> THRU ST15 | INTERRUPT MASK | LIMI <br> RTWP LST | If corresponding bit of IOP is 1 . <br> If corresponding bit of WR15 is 1 . <br> If corresponding bit of selected WR is 1 . |

NOTE: Interrupt, $\overline{\text { LOAD }}$, KOPs, ILLOPs, and $\overline{\text { RESET }}$ operations sets Bits $(7-11)$ to 0.

## INSTRUCTIONS

## Dual-Operand Instructions with Multiple Addressing for Source and Destination Operands

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPCODE | B | TD | D |  |  |  |  |  |  |  |  |  |  |  |

If $B=1$, the operands are bytes and the operand addresses are byte addresses. If $B=0$, the operands are words and the operand addresses are word addresses. The addressing mode for each operand is determined by the T field of that operand.

| $T_{S}$ or $T_{D}$ | S or $\mathbf{D}$ | ADDRESSING MODE | NOTES |
| :---: | :---: | :--- | :--- |
| 00 | $0-15$ | Workspace register | 1 |
| 01 | $0-15$ | Workspace register indirect |  |
| 10 | 0 | Symbolic | 4 |
| 10 | $1-15$ | Indexed | 2,4 |
| 11 | $0-15$ | Workspace register <br> indirect auto-increment | 3 |

NOTES: 1. When a workspace register is the operand of a byte instruction (Bit (3) $=1$ ), the most significant (left) byte (Bits ( $0-7$ )) is the operand and the least significant (right) byte (Bits ( $8-151$ ) remains unchanged.
2. Workspace register 0 may not be used for indexing.
3. The workspace register is incremented by 1 for byte instructions (Bit $(3)=1$ ) and is incremented by 2 for word instructions ( $\mathrm{Bit}(3)=0$ ).
4. When $T_{S}$ and $T_{D}=10$, two words are required in addition to the instruction word. The first word is the source operand base address and the second word is the destination operand base address.

| MINEMONIC | MEANING | OP CODE | B | RESULT COMPARED TO 0 | STATUS BITS AFFECTED | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | Add | 101 | 0 | Yes | 0-4 | $(S A)+(D A) \rightarrow(D A)$ |
| $A B$ | Add bytes | 101 | 1 | Yes | 0-5 | $(S A)+(D A) \rightarrow(D A)$ |
| C | Compare | 100 | 0 | No | 0-2 | Compare (SA) to (DA) and set appropriate status bits |
| CB | Compare bytes | 100 | 1 | No | 0-2,5 | Compare (SA) to (DA) and set appropriate status bits |
| S | Subtract | 011 | 0 | Yes | 0-4 | $(D A)-(S A) \rightarrow(D A)$ |
| SB | Subtract bytes | 011 | 1 | Yes | 0-5 | $(\mathrm{DA})-(S A) \rightarrow(\mathrm{DA})$ |
| SOC | Set ones corresponding | 111 | 0 | Yes | 0-2 | $(\mathrm{DA}) \mathrm{OR}(\mathrm{SA}) \rightarrow$ (DA) |
| SOCB | Set ones corresponding bytes | 111 | 1 | Yes | 0-2,5 | (DA) OR (SA) $\rightarrow$ (DA) |
| SZC | Set zeros corresponding | 010 | 0 | Yes | 0-2 | $(\mathrm{DA})$ AND $\overline{(S A)} \rightarrow(\mathrm{DA})$ |
| SZCB | Set zeros corresponding bytes | 010 | 1 | Yes | 0-2,5 | (DA) AND $\overline{(S A)} \rightarrow(\mathrm{DA})$ |
| MOV | Move | 110 | 0 | Yes | 0-2 | $(S A) \rightarrow(D A)$ |
| MOVB | Move bytes | 110 | 1 | Yes | 0-2,5 | $(S A) \rightarrow(D A)$ |


| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 15 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

The addressing mode for the source operand is determined by the TS field.

| $\mathbf{T}_{\mathbf{S}}$ | $\mathbf{S}$ | ADDRESSING MODE | NOTES |
| :---: | :---: | :--- | :---: |
| 00 | $0-15$ | Workspace register |  |
| 01 | $0-15$ | Workspace register indirect |  |
| 10 | 0 | Symbolic |  |
| 10 | $1-15$ | Indexed | 1 |
| 11 | $0-15$ | Workspace register indirect | 2 |

NOTES: 1. Workspace register 0 may not be used for indexing.
2. The workspace register is incremented by 2.

| MNEMONIC | MEANING | OP CODE | RESULT COMPARED TO 0 | STATUS BITS AFFECTED | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| COC | Compare ones corresponding | 001000 | No | 2 | Test (D) to determine if 1's are in each bit position where 1 's are in (SA). If so, set ST2. |
| CZC | Compare zeros corresponding | 001001 | No | 2 | Test (D) to determine if 0 's are in each bit position where 1's are in (SA). If so, set ST2. |
| XOR | Exclusive OR | 001010 | Yes | 0-2 | $(\mathrm{D}) \oplus(\mathrm{SA}) \rightarrow(\mathrm{D})$ |
| MPY | Multiply | 001110 | No |  | Multiply unsigned (D) by unsigned (SA) and place unsigned 32-bit product in D (most significant) and $D+1$ (least significant). If WR15 is $D$, the next word in memory after WR15 will be used for the leastsignificant half of the product. |
| DIV | Divide | 001111 | No | 4 | If unsigned (SA) is less than or equal to unsigned (D), perform no operation and set ST4. Otherwise, divide unsigned ( $D$ ) and ( $D+1$ ) by unsigned (SA). Quotient $\rightarrow$ (D), remainder $\rightarrow(\mathrm{D}+1)$. If D is WR15, the next word in memory after WR15 will be used for the remainder. |

## Signed Multiply and Divide Instructions

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | OP CODE |  |  |  |  |  |  |  |  |  |  |  |  | $T_{S}$ |  |

The addressing mode for the source operand is determined by the TS field.

| TS | S | ADDRESSING MODE | NOTES |
| :---: | :---: | :--- | :---: |
| 00 | $0-15$ | Workspace register | 1 |
| 01 | $0-15$ | Workspace register indirect | 1 |
| 10 | 0 | Symbolic | 1 |
| 10 | $1-15$ | Indexed | 1,2 |
| 11 | 0.15 | Workspace register indirect | 1,3 |

NOTES: 1. Workspace registers 0 and 1 contain operands used in the signed multiply and divide operations.
2. Workspace register 0 may not be used for indexing.
3. The workspace register is incremented by 2 .

| MNEMONIC | MEANING | OP CODE | $\begin{aligned} & \text { RESULT } \\ & \text { COMPARED } \\ & \text { TO } 0 \\ & \hline \end{aligned}$ | status BITS AFFECTED | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MPYS | Signed Multiply | 0000000111 | Yes | 0-2 | Multiply signed 2's-complement integer in WRO by signed 2's complement integer (SA) and place signed 32-bit product in WR0 (most significant) and WR1 (least significant) |
| DIVS | Signed Divide | 0000000110 | Yes | 0-2,4 | $\text { If }(S A)=0000 \text { or if }$ <br> MSB (SA) $=$ MSB $(W R O)$ and $\left\|2^{15} \times(S A)\right\| \leqslant\|W R(0,1)\|$ or if $\operatorname{MSB}(S A) \neq \operatorname{MSB}(W R O)$ and $\left\|\left(2^{15}+1\right) \times(S A)\right\| \leqslant\|W R O(0,1)\|$, set ST4. Otherwise, divide signed 2 's-complement integer in WRO and WR1 by the signed 2 's-complement integer (SA) and place the signed quotient in WRO and the signed remainder in WR1. The sign of the quotient is determined by algebraic rules. The sign of the remainder is the same as the sign of the dividend. |

## Single-Operand Instructions

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  | $O P C O D E$ |  |  |  |  | $T S$ |  | 5 |  |  |  |  |  |

The TS and S fields provide multiple-mode addressing capability for the source operand.

| MINEMONIC | MEANING | OP CODE | RESULT COMPARED TO 0 | STATUS BITS AFFECTED | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| B | Branch | 0000010001 | No |  | $S A \rightarrow(P C)$ |
| BL | Branch and link | 0000011010 | No |  | $(\mathrm{PC}) \rightarrow(\mathrm{WR} 11) ; \mathrm{SA} \rightarrow(\mathrm{PC})$ |
| BLWP | Branch and load workspace pointer | 0000010000 | No |  | $(S A) \rightarrow(W P) ;(S A+2) \rightarrow(P C) ;$ <br> (old WP) $\rightarrow$ (new WR13); <br> (old PC) $\rightarrow$ (new WR14); <br> (old ST) $\rightarrow$ (new WR15); <br> the interrupt input (INTREQ) is not tested upon completion of the BLWP instruction. |
| CLR | Clear operand | 0000010011 | No |  | $0 \rightarrow$ (SA) |
| SETO | Set to ones | 0000011100 | No |  | FFFF $16 \rightarrow$ (SA) |
| INV | Invert | 0000010101 | Yes | 0-2 | $\overline{(S A)} \rightarrow(S A)$ |
| NEG | Negate | 0000010100 | Yes | 0.4 | $-(S A) \rightarrow(S A)$ |
| ABS | Absolute value* | 0000011101 | No | 0-4 | $\|(S A)\| \rightarrow(S A)$ |
| SWPB | Swap bytes | 0000011011 | No |  | Bits (0-7) of $S A \rightarrow$ Bits (8-15) of SA; <br> Bits $(8-15)$ of $S A \rightarrow$ Bits $(0-7)$ of SA. |
| INC | Increment | 0000010110 | Yes | 0-4 | $(S A)+1 \rightarrow(S A)$ |
| INCT | Increment by 2 | 0000010111 | Yes | 0-4 | $(\mathrm{SA})+2 \rightarrow(\mathrm{SA})$ |
| DEC | Decrement | 0000011000 | Yes | 0-4 | $(S A)-1 \rightarrow(S A)$ |
| DECT | Decrement by 2 | 0000011001 | Yes | 0-4 | $(S A)-2 \rightarrow(S A)$ |
| X** | Execute | 0000010010 | No |  | Execute the instruction at SA . |

*Operand is compared to zero for status bit.
**If additional memory words for the execute instruction are required to define the operands of the instruction located at SA, these words will be accessed from PC and the PC will be updated accordingly. The instruction acquisition signal (IAQ) will not be true when the SBP9989 accesses the instruction at SA. Status bits are affected in the normal manner for the instruction executed.

## CRU Multiple-Bit Instructions

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | OP CODE |  | C |  |  |  | $T S$ |  | S |  |  |  |  |  |  |

The $C$ field specifies the number of bits to be transferred. If $\mathrm{C}=0,16$ bits will be transferred. The CRU base register (WR12, Bits 3-14) defines the starting CRU bit address. The bits are transferred serially and the CRU address is incremented with each bit transfer, although the contents of WR12 are not affected. TS and S provide multiple mode addressing capability for the source operand. If 8 or fewer bits are transferred ( $1 \leqslant C \leqslant 8$ ), the source address is a byte address. If 9 or more bits are transferred ( $C=0, C \geqslant 9$ ), the source address is a word address. If the source is addressed in the workspace register indirect auto increment mode, the workspace register is incremented by $1 \leqslant \mathrm{C} \leqslant 8$, and is incremented by 2 otherwise.

| MNEMONIC | MEANING | OP CODE | RESULT <br> COMPARED <br> TO O | STATUS <br> BITS <br> AFFECTED | DESCRIPTION |
| :--- | :--- | :---: | :---: | :---: | :---: |
| LDCR | Load communication <br> register | 001100 | Yes | $0-2,5^{*}$ | Beginning with LSB of (SA), transfer the <br> specified number of bits from (SA) to <br> the CRU. |
| STCR | Store communication <br> register | 001101 | Yes | $0-2,5^{*}$ | Beginning with LSB of (SA), transfer the <br> specified number of bits from the CRU to <br> (SA). Load unfilled bit positions with 0. |

*ST5 is affected only if $1 \leqslant \mathrm{C} \leqslant 8$

## CRU Single-Bit Instructions

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OP CODE |  |  |  |  |  |  |  | SIGNED DISPLACEMENT |  |  |  |  |  |  |  |

CRU relative addressing is used to address the selected CRU bit.

| MNEMONIC | MEANING | OP CODE | STATUS <br> BITS <br> AFFECTED | DESCRIPTION |
| :--- | :--- | :--- | :--- | :--- |
| SBO | Set bit to one | 00011101 |  | Set the selected CRU output bit to 1. |
| SBZ | Set bit to zero | 00011110 |  | Set the selected CRU output bit to 0. |
| TB | Test bit | 00011111 | 2 | If the selected CRU input bit $=1$, set ST2 to 1 <br> If the selected CRU input bit $=0$, set ST2 to 0. |


| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | OP CODE |  |  |  |  |  |  | DISPLACEMENT |  |  |  |  |  |

Jump instructions cause the PC to be loaded with the value selected by PC relative addressing if the status register condition is met. Otherwise, no operation occurs and the next instruction is executed since the PC points to the next instruction. The displacement field in 2 's-complement form is a word count to be added to PC. Thus, the jump instruction has a range of -128 to 127 words from the memory-word address following the jump instruction. No ST bits are affected by jump instructions.

| MNEIMONIC | MEANING | OP CODE | STATUS REGISTER CONDITION TO LOAD PC |
| :--- | :--- | :--- | :--- |
| JEQ | Jump equal | 00010011 | ST2 $=1$ |
| JGT | Jump greater than | 00010101 | ST1 $=1$ |
| JH | Jump high | 00011011 | ST0 $=1$ and ST2 $=0$ |
| JHE | Jump high or equal | 00010100 | ST0 $=1$ or ST2 $=1$ |
| JL | Jump low | 00011010 | ST0 $=0$ and ST2 $=0$ |
| JLE | Jump low or equal | 00010010 | ST0 $=0$ or ST2 $=1$ |
| JLT | Jump less than | 00010001 | ST1 $=0$ and ST2 $=0$ |
| JMP | Jump unconditional | 00010000 | Unconditional |
| JNC | Jump no carry | 00010111 | ST3 $=0$ |
| JNE | Jump not equal | 00010110 | ST2 $=0$ |
| JNO | Jump no overflow | 00011001 | ST4 $=0$ |
| JOC | Jump on carry | 00011000 | ST3 $=1$ |
| JOP | 00011100 | ST5 $=1$ |  |

## Shift Instructions

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | OP CODE |  |  |  |  |  |  |  | C |  |  | WR |  |  |  |

If $\mathrm{C} \neq 0$, Bits $12-15$ of WRO contain the shift count. If $\mathrm{C}=0$ and Bits $12-15$ of $\mathrm{WRO}=0$, the shift count is 16 .

| MNEMONIC | MEANING | OP CODE | RESULT <br> COMPARED <br> TOO | STATUS <br> BITS <br> AFFECTED | DESCRIPTION |
| :--- | :---: | :---: | :---: | :---: | :---: |

Immediate Register Instructions

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | OP CODE |  |  |  |  |  |  | 77 |  | WR |  |  |
| IOP |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |


| MNEMONIC | MEANING | OP CODE | RESULT <br> COMPARED <br> TO 0 | STATUS <br> BITS <br> AFFECTED | DESCRIPTION |
| :--- | :--- | :---: | :---: | :---: | :---: |
| AI | Add immediate | 00000010001 | Yes | $0-4$ | (WR) + IOP $\rightarrow$ (WR) |
| ANDI | AND immediate | 00000010010 | Yes | $0-2$ | (WR) AND IOP $\rightarrow$ (WR) |
| Cl | Compare immediate | 00000010100 | No | $0-2$ | Compare (WR) to IOP and set <br> appropriate status bits. |
| LI | Load immediate | 00000010000 | Yes | $0-2$ | IOP $\rightarrow$ (WR) |
| ORI | OR immediate | 00000010011 | Yes | $0-2$ | [(WR) OR IOP] $\rightarrow$ (WR) |

Internal Register Load Immediate Instructions

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 2 | 3 | 14 | 15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OP CODE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| IOP |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |


| MNEMONIC | MEANING | OP CODE | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| LWPI | Load workspace <br> pointer immediate | 00000010111 | IOP $\rightarrow$ (WP), no ST bits affected. |
| LIMI | Load interrupt <br> mask immediate | 00000011000 | Bits (12-15) of IOP $\rightarrow$ ST (12-15) |

Internal Register Load and Store Instructions

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | OP CODE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |


| MNEMONIC | MEANING | OP CODE | STATUS BITS AFFECTED | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| STST | Store status register | 00000010110x |  | $(S T) \rightarrow(W R)$ |
| LST | Load status register | 000000001000 | 0-15 | $(\mathrm{WR}) \rightarrow$ (ST) |
| STWP | Store workspace pointer | 00000010101X |  | $(W P) \rightarrow(W R)$ |
| LWP | Load workspace pointer | 000000001001 |  | $(\mathrm{WR}) \rightarrow($ WP) |

$x \equiv$ don't care

## Extended Operation (XOP) Instruction

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 1 | 0 | 1 | 1 |  |  | D |  | TS |  | S |  |  |  |

The $T_{S}$ and S fields provide multiple-mode addressing capability for the source operand. When the XOP is executed, ST6 is set and the following transfers occur:

$$
\begin{aligned}
\overline{\text { MPEN }} & \rightarrow 1 \\
(4016+4 \times \text { D }) & \rightarrow(\text { WP }) \\
(4216+4 \times \text { D) } & \rightarrow(\text { PC }) \\
(\text { ST7 }- \text { ST1 }) & \rightarrow 00000 \\
\text { SA } & \rightarrow \text { (New WR11) } \\
\text { (Old WP) } & \rightarrow \text { (New WR13) } \\
\text { (Old PC) } & \rightarrow \text { (New WR14) } \\
\text { (Old ST) } & \rightarrow \text { (New WR15) }
\end{aligned}
$$

The SBP9989 does not test interrupt requests ( $\overline{\text { INTREQ }}$ ) upon completion of the XOP instruction.

## Return Workspace Pointer (RTWP) Instructions

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 |  | 15 |  |  |

The RTWP instruction causes the following transfers to occur:

$$
\begin{aligned}
& (\text { WR15 }) \rightarrow(S T) \\
& (W R 14) \rightarrow(P C) \\
& (\text { WR13 }) \rightarrow(W P)
\end{aligned}
$$

## External Instructions

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: |
| OP CODE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

External instructions cause the three most significant address lines (AO-A2) to be set to the levels described below, address lines A3 - A7 to be set to the 5 -bit value specified in the $C$ field of the instruction, the DBIN output to be activated, and the CRUCLK line to be pulsed, allowing external control functions to be initiated.

| MNEMONIC ${ }^{\dagger}$ | MEANING | OP CODE | STATUS BITS AFFECTED | DESCRIPTION | ADDRESS BUS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | AO | A1 | A2 |
| IDLE | Idle | 00000011010 |  | Suspend SBP9989 instruction execution until an Interrupt, $\overline{\text { LOAD }}$ or $\overline{R E S E T}$ occurs | L | H | L |
| RSET | Reset | 00000011011 | 7-15 | $0 \rightarrow$ ST (7-15) | L | H | H |
| CKOF | User defined | 00000011110 |  |  | H | H | L |
| CKON | User defined | 00000011101 |  |  | H | L | H |
| LREX | User defined | 00000011111 |  |  | H | H | H |

${ }^{\dagger}$ The mnemonics associated with these instructions relate to their use in the TI 990/4 minicomputer and have no special significance.

## Microinstruction Cycle

The SBP9989 includes circuitry which will indicate the completion of a microinstruction cycle. Designated as the $\overline{C Y C E N D}$ function, it provides CPU status that can simplify system design. The CYCEND output will go to a low logic level as a result of the low-to-high transition of each clock pulse which initiates the last clock cycle of a microinstruction.

## Instruction Execution Times

Instruction execution times for the SBP9989 are a function of:

1) Clock cycle time, t.
2) Addressing mode used where operands have multiple addressing mode capability.
3) Number of wait states required per memory access.
4) Number of wait states required per CRU operation.

The following instruction execution listing provides the number of clock cycles, memory-access cycles and CRU operations required to execute each SBP9989 instruction. For instructions with multiple addressing modes for either or both operands, the table lists the number of clock cycles and memory-access cycles with all operands addressed in the workspace register mode. To determine the additional number of clock cycles and memory-access cycles required for modified addressing, add the appropriate values from Table 4. For the five CRU instructions (i.e., STCR, LDCR, SBO, SBZ, TB), the table lists the number of clock cycles assuming no wait states for CRU operations. To determine the additional number of CRU-related clock cycles, add one clock cycle for each wait state incurred as the result of a CRU operation. The total execution time for an instruction is given by:

$$
\mathrm{T}=\mathrm{t}_{\mathrm{C}}\left[\mathrm{C}_{\mathrm{T}}+\left(\mathrm{W}_{\mathrm{M}} \times \mathrm{M}_{\mathrm{T}}\right)\right]+\mathrm{t}_{\mathrm{C}}\left(\mathrm{~W}_{\mathrm{C}} \times \mathrm{P}\right)
$$

where:
$\mathrm{T}=$ total instruction execution time;
t $\mathrm{C}=$ clock cycle time;
$\mathrm{C}_{\mathrm{T}}=$ total number of clock cycles (clock cycles for instruction execution plus clock cycles for address modification);
$W_{M}=$ number of required wait states per memory access;
$M_{\top}=$ total number of memory-accesses (memory accesses for instruction execution plus memory accesses for address modification);
$\mathbf{P}=$ number of $C R U$ operations;
$W_{C}=$ number of required wait states per CRU operation.
As an example, the instruction MOVB is used in a system with $\mathrm{t} C=0.250 \mu \mathrm{~s}$ and no wait states are required to access memory. Both operands are addressed in the workspace register mode. The instruction execution time is given by:

$$
\begin{aligned}
\mathrm{T} & =\mathrm{t}_{\mathrm{C}}\left[\mathrm{C}_{\mathrm{T}}+\left(\mathrm{W}_{\mathrm{M}} \times \mathrm{M}_{\mathrm{T}}\right)\right]+\mathrm{t}_{\mathrm{C}}\left(\mathrm{~W}_{\mathrm{C}} \times \mathrm{P}\right)
\end{aligned}
$$

If two wait states per memory access were required, the execution time would become:

$$
T=0.250[12+(2 \times 4)]+0.250(0)=5 \mu \mathrm{~s}
$$

If the source operand were addressed in the symbolic mode and two wait states were required:

$$
\begin{aligned}
\mathrm{T} & =\mathrm{t}_{\mathrm{C}}\left[\mathrm{C}_{\mathrm{T}}+\left(\mathrm{W}_{\mathrm{M}} \times \mathrm{M}_{\mathrm{T}}\right)\right]+\mathrm{t}_{\mathrm{C}}\left(\mathrm{~W}_{\mathrm{C}} \times \mathrm{P}\right) \\
\mathrm{C}_{\mathrm{T}} & =12+6=18 \\
M_{\mathrm{T}} & =4+1=5 \\
\mathrm{~T} & =0.250[18+(2 \times 5)]+0.250(0)=7 \mu \mathrm{~s}
\end{aligned}
$$

INSTRUCTION EXECUTION

| INSTRUCTION | Clock cycles |  | MEMORY CYCLES |  | ADDRESS MODIFICATION |  | CRU OPERATIONS P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | S8P9989 | $\triangle$ FROM SBP9900A | SBP9989 | $\triangle$ FROM SBP9900A |  |  |  |
|  |  |  |  |  | SOURCE | DEST. |  |
| A | 12 | -2 | 4 |  | Table 4 | Table 4 |  |
| $A B$ | 12 | -2 | 4 |  | Table 4 | Table 4 |  |
| ABS: ( $M S B=0$ ) | 10 | -2 | 2 |  | Table 4 |  |  |
| (MSB=1) | 14 |  | 3 |  | Table 4 |  |  |
| Al | 14 |  | 4 |  |  |  |  |
| ANDI | 14 |  | 4 |  |  |  |  |
| B | 6 | -2 | 1 | -1 | Table 4 |  |  |
| BL | 10 | -2 | 2 | -1 | Table 4 |  |  |
| BLWP | 24 | -2 | 6 |  | Table 4 |  |  |
| C | 12 | -2 | 3 |  | Table 4 | Table 4 |  |
| CB | 12 | -2 | 3 |  | Table 4 | Table 4 |  |
| Cl | 12 | -2 | 3 |  |  |  |  |
| CKOF | 10 | -2 | 1 |  |  |  |  |
| CKON | 10 | -2 | 1 |  |  |  |  |
| CLR | 8 | -2 | 2 | -1 | Table 4 |  |  |
| COC | 12 | -2 | 3 |  | Table 4 |  |  |
| czC | 12 | -2 | 3 |  | Table 4 |  |  |
| DEC | 10 |  | 3 |  | Table 4 |  |  |
| DECT | 12 |  | 3 |  | Table 4 |  |  |
| DIV: (ST4 is set) | 20 | +4 | 4 | +1 | Table 4 |  |  |
| (ST4 is reset) | 56 | -38 to -68 | 6 |  | Table 4 |  |  |
| DIVS: (ST4 is set) | 56 | new | 4 |  | Table 4 |  |  |
| (ST4 is reset) | 60 | new | 6 |  | Table 4 |  |  |
| IDLE | 10 | -2 | 1 |  |  |  |  |
| INC | 10 |  | 3 |  | Table 4 |  |  |
| INCT | 10 |  | 3 |  | Table 4 |  |  |
| INV | 10 |  | 3 |  | Table 4 |  |  |
| JUMP: (PC is changed) | 6 | -4 | 1 |  |  |  |  |
| (PC is not changed) | 6 | -2 | 1 |  |  |  |  |
| LDCR: $(\mathrm{C}=0)$ | 48 | -4 | 3 |  | Table 4 |  | 16 |
| $(1 \leqslant C \leqslant 15)$ | $16+2 \mathrm{C}$ | -4 | 3 |  | Table 4 |  | c |
| L1 | 12 |  | 3 |  |  |  |  |
| LIMI | 12 | -2 | 2 |  |  |  |  |
| LREX | 10 | -2 | 1 |  |  |  |  |
| LST | 10 | new | 2 |  |  |  |  |
| LWP | 10 | new | 2 |  |  |  |  |
| LWPI | 12 | +2 | 2 |  |  |  |  |
| MOV | 10 | -4 | 3 | -1 | Table 4 | Table 4 |  |
| Movb | 12 | -2 | 4 |  | Table 4 | Table 4 |  |
| MPY | 52 |  | 5 |  | Table 4 |  |  |
| MPYS | 56 | new | 5 |  | Table 4 |  |  |
| NEG | 12 |  | 3 |  | Table 4 |  |  |
| ORI | 14 |  | 4 |  |  |  |  |
| RSET | 10 | -2 | 1 |  |  |  |  |
| RTWP | 16 | +2 | 4 |  |  |  |  |


| INSTRUCTION | CLOCK CVCLES |  | MEMORY CYCLES |  | ADDRESS MODIFICATION |  | CRU OPERATIONS P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | S8P9989 | $\triangle$ FROM SBP9900A | SBP9989 | $\triangle$ FRON SBP9900A |  |  |  |
|  |  |  |  |  | SOURCE | DEST. |  |
| S | 12 | -2 | 4 |  | Table 4 | Table 4 |  |
| SB | 12 | -2 | 4 |  | Table 4 | Table 4 |  |
| SBO - - | 12 |  | 2 |  |  |  | 1 |
| SBZ | 12 |  | 2 |  |  |  | 1 |
| SETO | 8 | -2 | 2 | -1 | Table 4 |  |  |
| SHIFTS: <br> $(C \neq 0)$ $12+2 C$ <br> $(C=0$, Bits $(12-15)$ 52 <br> of WRO $=0)$  <br> $(C=0, B$ Bits $(12-15)$ Note 1 |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |
| SOC | 12 | -2 | 4 |  | Table 4 | Table 4 |  |
| SOCB | 12 | -2 | 4 |  | Table 4 | Table 4 |  |
| $\begin{aligned} & \text { STCR: }(C=0) \\ &(1 \leqslant C \leqslant 8) \\ &(9 \leqslant C \leqslant 15) \end{aligned}$ | 56 | -4 | 4 |  | Table 4 |  | 16 |
|  | 40 | -2 to -4 | 4 |  | Table 4 |  | C |
|  | 56 | -2 | 4 |  | Table 4 |  | C |
| STST | 8 |  | 2 |  |  |  |  |
| STWP | 8 |  | 2 |  |  |  |  |
| SWPB | 10 |  | 3 |  | Table 4 |  |  |
| SZC | 12 | -2 | 4 |  | Table 4 | Table 4 |  |
| SZCB | 12 | -2 | 4 |  | Table 4 | Table 4 |  |
| TB | 12 |  | 2 |  |  |  | 1 |
| ** | 4 |  | 1 |  | Table 4 |  |  |
| XOP | 28 | -8 | 7 | -1 |  |  |  |
| XOR | 12 | -2 | 4 |  | Table 4 |  |  |
| Reset function | 22 | -4 | 5 |  |  |  |  |
| Load function | 20 | -2 | 5 |  |  |  |  |
| Interrupt |  |  |  |  |  |  |  |
| Context Switch | 20 | -2 | 5 |  |  |  |  |
| UNDEFINED OP CODES:** |  |  |  |  |  |  |  |
| $0^{0000}{ }_{16}$-007 $^{\text {F }} 16$ |  |  |  |  |  |  |  |
| $00 \mathrm{AO}_{16} \mathrm{-017F}_{16}$ |  |  |  |  |  |  |  |
| $0^{0320} 16-033 F_{16}$ | 24 | +18 | 6 | +5 |  |  |  |
| $0780{ }_{16}$-07 FF $_{16}$ |  |  |  |  |  |  |  |
| $\mathrm{OCOO}_{16}$-0FFF ${ }_{16}$ |  |  |  |  |  |  |  |

*Execution time is added to the execution time of the source address.
**Execution time includes time to perform a trap (i.e,, subroutine call) operation resulting from $\overline{\mathrm{X} \mid \mathrm{PP}}$ being inactive.
NOTE 1: The number of clock cycles is twenty plus twice the value of Bits (12-15) of WRO.

TABLE 4 - ADDRESS MODIFICATION

| ADDRESSING MODE | CLOCK CYCLES |  | MEMORY <br> CYCLES |
| :--- | :---: | :---: | :---: |
|  | SBP9989 | $\triangle F R O M$ <br> SBP9900A |  |
| WR $\left(T_{S}\right.$ or $\left.T_{D}=00\right)$ | 0 |  | 0 |
| WR indirect $\left(T_{S}\right.$ or $\left.T_{D}=01\right)$ | 4 |  | 1 |
| WR indirect auto-increment $\left(T_{S}\right.$ or $\left.T_{D}=11\right)$ | 6 | 0 to -2 | 2 |
| Symbolic $\left(T_{S}\right.$ or $T_{D}=10, S$ or $\left.=0\right)$ | 6 | -2 | 1 |
| Indexed $\left(T_{S}\right.$ or $T_{D}=10, S$ or $\left.D=0\right)$ | 6 | -2 | 2 |

## MACHINE CYCLES

This section completes the description of instruction execution, by giving the individual instruction execution cycles. Each machine cycle consists of two or more clock cycles (depending upon addressing mode) as defined herein. Three categories describe the 9989 machine cycles: ALU cycle, Memory cycle and CRU cycle.

## ALU Cycle

The ALU cycle performs an internal operation of the microprocessor. The memory interface control signals and CRU control signals are not affected by the execution of an ALU cycle, which takes two clock cycles to execute.

## Memory Cycle

The memory cycle primarily performs a data transfer between the microprocessor and the external memory device Appropriate memory bus control signals are generated by the microprocessor as a result of a memory cycle execution. The memory cycle takes $2+W$ (where $W$ is number of wait states) clock cycles to execute.

## CRU Cycle

The CRU cycle performs a bit transfer between the microprocessor and I/O devices. It takes two clock cycles to execute. The address of the CRU bit is set up during the first clock cycle. For an input operation the CRUIN line is sampled by the microprocessor during the third clock cycle. For an output operation, the data bit is set up on the CRUOUT line at the same time the address is set up. The CRUCLK line is pulsed during the second clock cycle of CRU output cycle.

A special feature of the 9989 's CRU operation not available on its forerunner the SBP9900A, is the capability to insert wait states. The 9989 will sample the READY line at the beginning of the second clock cycle.

## SBP9989 MACHINE CYCLE SEQUENCES

Most SBP9989 instructions consist of two parts: 1) the data derivation and 2) operation execution. The data derivation sequence depends on the addressing mode for the data. Since the addressing modes are common to all instructions, the data derivation sequence is the same for the same addressing mode, regardless of the instruction. Therefore data derivation sequences are described first. These are then referenced in appropriate sequence in the instruction execution description

## Data Derivation Sequence

| WORKSPACE REGISTER | NOTE |  |
| :---: | :---: | :--- |
| CYCLE | TYPE | Fastest addressing mode, no additional clock cycles for Source or Destination |
| 0 | Memory read | Acquisition. Read will either have already occurred in the op-code instruction Fetch or |
|  |  | at appropriate operand Fetch. Therefore $N s=N d=0$ when using Workspace Register <br>  |
|  | Addressing Mode. |  |

WORKSPACE REGISTER INDIRECT

| CYCLE | TYPE | NOTE |
| :---: | :---: | :---: |
| 1 | Memory read | $\mathrm{Ns}_{\mathrm{s}}=\mathrm{Nd}=2$ |
| 2 | ALU |  |

WORKSPACE REGISTER INDIRECT AUTO-INCREMENT

| CYCLE | TYPE | NOTE |
| :---: | :--- | :---: |
| 1 | Memory read | $\mathrm{Ns}=\mathrm{Nd}=3$ |
| 2 | ALU |  |
| 3 | Memory write |  |

SYMBOLIC

| CYCLE | TYPE | NOTE |
| :---: | :--- | :---: |
| 1 | ALU | $\mathrm{Ns}=\mathrm{Nd}=3$ |
| 2 | Memory read |  |
| 3 | ALU |  |
|  |  |  |
|  |  |  |
| INDEXED |  |  |
| CYCLE |  | TYPE |
| 1 | Memory read | $\mathrm{Ns}=\mathrm{Nd}=3$ |
| 2 | Memory read |  |
| 3 | ALU |  |

## INSTRUCTION EXECUTION SEQUENCE

| A, AB, MOVB, S, SB, SOC, SOCB, SZC, SZCB |  | $\underline{A B S}(\mathrm{MSB}=1)$ |  |
| :---: | :---: | :---: | :---: |
| CYCLE | TYPE | CYCLE | TYPE |
| 1 | Memory read | 1 | Memory read |
| 2 | ALU | 2 | ALU |
| Ns | Source acquisition | Ns | Source acquisition |
| $3+\mathrm{Ns}$ | Memory read | $3+\mathrm{Ns}$ | Memory read |
| Nd | Destination acquisition | $4+\mathrm{Ns}$ | ALU |
| $4+\mathrm{Ns}+\mathrm{Nd}$ | Memory read | $5+\mathrm{Ns}$ | ALU |
| $5+\mathrm{Ns}+\mathrm{Nd}$ | ALU | $6+\mathrm{Ns}$ | ALU |
| $6+N s+N d$ | Memory write | $7+\mathrm{Ns}$ | Memory write |


| AI, ANDI, ORI |  |
| :---: | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| 3 | ALU |
| 4 | Memory read |
| 5 | Memory read |
| 6 | ALU |
| 7 | Memory write |


| BLWP |  |
| :--- | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| Ns | Source acquisition |
| $3+\mathrm{Ns}$ | Memory read |
| $4+\mathrm{Ns}$ | ALU |
| $5+\mathrm{Ns}$ | ALU |
| $6+\mathrm{Ns}$ | Memory write |
| $7+\mathrm{Ns}$ | ALU |
| $8+\mathrm{Ns}$ | Memory write |
| $9+\mathrm{Ns}$ | ALU |
| $10+\mathrm{Ns}$ | Memory write |
| $11+\mathrm{Ns}$ | Memory read |
| $12+\mathrm{Ns}$ | ALU |


| CKOF, CKON, LREX, IDLE, RSET |  |
| :---: | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| 3 | ALU |
| 4 | ALU |
| 5 | CRU |


| ABS (MSB = 0) |  |
| :--- | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| Ns | Source acquisition |
| $3+\mathrm{Ns}$ | Memory read |
| $4+\mathrm{Ns}$ | ALU |
| $5+\mathrm{Ns}$ | ALU |


| BL. |  |
| :--- | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| Ns | Source acquisition |
| $3+\mathrm{Ns}$ | ALU |
| $4+\mathrm{Ns}$ | ALU |
| $5+\mathrm{Ns}$ | Memory write |


| CI |  |
| :---: | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| 3 | Memory read |
| 4 | Memory read |
| 5 | ALU |
| 6 | ALU |


| $\mathrm{C}, \mathrm{CB}, \mathrm{COC}, \mathrm{CZC}$ |  |
| :--- | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| Ns | Source acquisition |
| $3+\mathrm{Ns}$ | Memory read |
| Nd | Destination acquisition |
| $4+\mathrm{Ns}+\mathrm{Nd}$ | Memory read |
| $5+\mathrm{Ns}+\mathrm{Nd}$ | ALU |
| $6+\mathrm{Ns}+\mathrm{Nd}$ | ALU |


| B |  |
| :--- | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| Ns | Source acquisition |
| $3+\mathrm{Ns}$ | ALU |

DEC, DECT, INC, INCT, INV, SWPB

| CYCLE | TYPE |
| :---: | :--- |
| 1 | Memory read |
| 2 | ALU |
| Ns | Source acquisition |
| $3+\mathrm{Ns}$ | Memory read |
| $4+\mathrm{Ns}$ | ALU |
| $5+\mathrm{Ns}$ | Memory write |


| $\underline{\text { DIV }(S T 4}=0)$ |  | $\underline{\operatorname{DIV}(S T 4}=1)$ |  |
| :---: | :---: | :---: | :---: |
| CYCLE | TYPE | CYCLE | TYPE |
| 1 | Memory read | 1 | Memory read |
| 2 | ALU | 2 | ALU |
| Ns | Source acquisition | Ns | Source acquisition |
| $3+N s$ | Memory read | $3+\mathrm{Ns}$ | Memory read |
| $4+\mathrm{Ns}$ | Memory read | $4+N s$ | Memory read |
| $5+\mathrm{Ns}$ | ALU | $5+\mathrm{Ns}$ | ALU |
| $6+\mathrm{Ns}$ | ALU | $6+\mathrm{Ns}$ | ALU |
| $7+\mathrm{Ns}$ | Memory read | $7+\mathrm{Ns}$ | Memory read |
| $8+\mathrm{Ns}$ | ALU | $8+\mathrm{Ns}$ | ALU |
| $9+\mathrm{Ns}$ | ALU | $9+\mathrm{Ns}$ | ALU |
| $10+\mathrm{Ns}$ | (14 ALU cycles) | $10+\mathrm{Ns}$ | ALU |
| $24+\mathrm{Ns}$ | ALU |  |  |
| $25+\mathrm{Ns}$ | ALU |  |  |
| $26+N s$ | Memory write |  |  |
| $27+\mathrm{Ns}$ | ALU |  |  |
| $28+\mathrm{Ns}$ | Memory write |  |  |
| DIVS (ST4 $=1$ ) |  | ILLOP |  |
| CYCLE | TYPE | CYCLE | TYPE |
| 1 | Memory read | 1 | Memory read |
| 2 | ALU | 2 | ALU |
| Ns | Source acquisition | 3 | ALU |
| $3+\mathrm{Ns}$ | Memory read | 4 | Memory read |
| $4+\mathrm{Ns}$ | ALU | 5 | ALU |
| $5+\mathrm{Ns}$ | Memory read | 6 | Memory write |
| $6+\mathrm{Ns}$ | ALU | 7 | ALU |
| $7+\mathrm{Ns}$ | Memory read | 8 | Memory write |
| $8+\mathrm{Ns}$ | ALU | 9 | ALU |
| $9+\mathrm{Ns}$ | ALU | 10 | Memory write |
| $10+\mathrm{Ns}$ | (14 ALU cycles) | 11 | Memory read |
| $24+\mathrm{Ns}$ | ALU | 12 | ALU |
| $25+\mathrm{Ns}$ | ALU |  |  |
| $26+\mathrm{Ns}$ | ALU |  |  |
| $27+\mathrm{Ns}$ | ALU |  |  |
| $28+N$ s | Memory write |  |  |
| LDCR |  | LI |  |
| CYCLE | TYPE | CYCLE | TYPE |
| 1 | Memory read | 1 | Memory read |
| 2 | ALU | 2 | ALU |
| Ns | Source acquisition | 3 | ALU |
| $3+\mathrm{Ns}$ | Memory read | 4 | Memory read |
| $4+\mathrm{Ns}$ | ALU | 5 | ALU |
| $5+\mathrm{Ns}$ | ALU | 6 | Memory write |
| $6+\mathrm{Ns}$ | Memory read |  |  |
| $7+\mathrm{Ns}$ | ALU |  |  |
| Ne | $\begin{aligned} & C R U(\text { for } C=0, N c=16) \\ & \quad(\text { for } 1 \leqslant C \leqslant 15, N c=C) \end{aligned}$ |  |  |
| $8+\mathrm{Ns}+$ | ALU |  |  |


| DIVS (ST4 = 0) |  |
| :---: | :---: |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| Ns | Source acquisition |
| $3+\mathrm{Ns}$ | Memory read |
| $4+\mathrm{Ns}$ | ALU |
| $5+\mathrm{Ns}$ | Memory read |
| $6+\mathrm{Ns}$ | ALU |
| $7+\mathrm{Ns}$ | Memory read |
| $8+\mathrm{N}_{5}$ | ALU |
| $9+\mathrm{Ns}$ | ALU |
| $10+\mathrm{Ns}$ | (14 ALU cycles) |
| $24+\mathrm{Ns}$ | ALU |
| $25+\mathrm{Ns}$ | ALU |
| $26+\mathrm{Ns}$ | ALU |
| $27+\mathrm{Ns}$ | ALU |
| $28+\mathrm{Ns}$ | Memory write |
| $29+\mathrm{Ns}$ | ALU |
| $30+\mathrm{Ns}$ | Memory write |


| JUMPS |  |
| :---: | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| 3 | ALU |

LIMI, LWPI

| CYCLE | TYPE |
| :---: | :--- |
| 1 | Memory read |
| 2 | ALU |
| 3 | ALU |
| 4 | Memory read |
| 5 | ALU |
| 6 | ALU |


| LOAD, INTERRUPT CONTEXT SWITCH |  | LST, LWP |  |
| :---: | :---: | :---: | :---: |
| CYCLE | TYPE | CYCLE | TYPE |
| 1 | ALU | 1 | Memory read |
| 2 | Memory read | 2 | ALU |
| 3 | ALU | 3 | Memory read |
| 4 | Memory write | 4 | ALU |
| 5 | ALU | 5 | ALU |
| 6 | Memory write |  |  |
| 7 | ALU |  |  |
| 8 | Memory write |  |  |
| 9 | Memory read |  |  |
| 10 | ALU |  |  |


| MOV (word) |  |
| :--- | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| Ns | Source acquisition |
| $3+\mathrm{Ns}$ | Memory read |
| Nd | Destination acquisition |
| $4+\mathrm{Ns}+\mathrm{Nd}$ | ALU |
| $5+\mathrm{Ns}+\mathrm{Nd}$ | Memory write |


| MPY (unsigned) |  |
| :--- | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| $\mathrm{Ns}^{2}$ | Source acquisition |
| $3+\mathrm{Ns}$ | Memory read |
| $4+\mathrm{Ns}$ | Memory read |
| $5+\mathrm{Ns}$ | ALU |
| $6+\mathrm{Ns}$ | ALU |
| $7+\mathrm{Ns}$ | (16 ALU cycles) |
| $23+\mathrm{Ns}$ | Memory write |
| $24+\mathrm{Ns}$ | ALU |
| $25+\mathrm{Ns}$ | ALU |
| $26+\mathrm{Ns}$ | Memory write |


| MPYS (signed) |  |
| :---: | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| $\mathrm{Ns}_{\mathrm{s}}$ | Source acquisition |
| $3+\mathrm{Ns}$ | Memory read |
| $4+\mathrm{Ns}$ | ALU |
| $5+\mathrm{Ns}$ | ALU |
| $6+\mathrm{Ns}$ | Memory read |
| $7+\mathrm{Ns}$ | ALU |
| $8+\mathrm{Ns}$ | (15 ALU cycles) |
| $23+\mathrm{Ns}$ | ALU |
| $24+\mathrm{Ns}$ | Memory write |
| $25+\mathrm{Ns}$ | ALU |
| $26+\mathrm{Ns}$ | ALU |
| $27+\mathrm{Ns}$ | ALU |
| $28+\mathrm{Ns}$ | Memory write |


| NEG |  |
| :---: | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| Ns | Source acquisition |
| $3+\mathrm{Ns}$ | Memory read |
| $4+\mathrm{Ns}$ | ALU |
| $5+\mathrm{Ns}$ | ALU |
| $6+\mathrm{Ns}$ | Memory write |


| $\overline{\mathrm{RESET}}$ (hardware) |  | RTWP |  |
| :---: | :---: | :---: | :---: |
| cycle | TYPE | cycle | TYPE |
| 1 | ALU | 1 | Memory read |
| 2 | ALU | 2 | ALU |
| 3 | Memory read | 3 | ALU |
| 4 | ALU | 4 | Memory read |
| 5 | Memory write | 5 | Memory read |
| 6 | ALU | 6 | Memory read |
| 7 | Memory write | 7 | ALU |
| 8 | ALU | 8 | ALU |
| 9 | Memory write |  |  |
| 10 | Memory read |  |  |
| 11 | ALU |  |  |


| SBO, SBZ, TB |  |
| :---: | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| 3 | ALU |
| 4 | Memory read |
| 5 | ALU |
| 6 | CRU |


| SETO |  | SHIFTS ( $C=0$ ) |  |
| :---: | :---: | :---: | :---: |
| CYCLE | TYPE | cycle | TYPE |
| 1 | Memory read | 1 | Memory read |
| 2 | ALU | 2 | ALU |
| Ns | Source acquisition | 3 | Memory read |
| $3+\mathrm{Ns}$ | ALU | 4 | ALU |
| $4+\mathrm{Ns}$ | Memory write | 5 | Alu |
|  |  | 6 | Memory read |
|  |  | 7 | ALU |
|  |  | 8 | ALU |
|  |  | Nc | (If WRO(Bits 12-15) = $0, \mathrm{Nc}=16$ ) |
|  |  |  | (otherwise NC = WRO(Bits 12-15) |
|  |  | $9+\mathrm{Nc}$ | Memory write |
|  |  | $10+\mathrm{Nc}$ | ALU |


| SHIFTS $(C \neq 0)$ |  |
| :---: | :--- |
| CYCLE | TYPE |
| 1 | Memory read |
| 2 | ALU |
| 3 | Memory read |
| 4 | ALU |
| NC | (Nc=C = ALU cycles) |
| $5+\mathrm{Nc}$ | Memory write |
| $6+\mathrm{Nc}$ | ALU |


| STCR |  |
| :---: | :---: |
| cycle | TYPE |
| 1 | Memory read |
| 2 | ALU |
| Ns | Source acquisition |
| $3+\mathrm{Ns}$ | Memory read |
| $4+\mathrm{Ns}$ | ALU |
| $5+\mathrm{Ns}$ | ALU |
| $6+\mathrm{Ns}$ | Memory read |
| $7+\mathrm{Ns}$ | ALU |
| Nc | $\begin{gathered} C R U(\text { for } C=0,9 \leqslant C \leqslant 15, N c=16) \\ (\text { for } 1 \leqslant C \leqslant 8, N C=8) \end{gathered}$ |
| $8+N s+N c$ | ALU |
| $9+N s+N c$ | ALU |
| $10+N s+N c$ | ALU |
| $11+\mathrm{Ns}+\mathrm{Nc}$ | ALU |
| $12+\mathrm{Ns}+\mathrm{Nc}$ | Memory write |

STST, STWP

| CYCLE | TYPE |
| :---: | :--- |
| 1 | Memory read |
| 2 | ALU |
| 3 | ALU |
| 4 | Memory write |

XOR

| CYCLE | TYPE |
| :---: | :--- |
| 1 | Memory read |
| 2 | ALU |
| $\mathrm{N}_{s}$ | Source acquisition |
| $3+\mathrm{Ns}$ | Memory read |
| $4+\mathrm{Ns}$ | Memory read |
| $5+\mathrm{Ns}$ | ALU |
| $6+\mathrm{Ns}$ | Memory write |

## Leaving a Hold State

When the SBP9989 leaves a hold state, the time required for the signals to return to their proper levels is different from the other delay times. This difference is on the order of 10 to 20 nanoseconds. If your system does not use hold states or can tolerate the longer delay times, there will be no problems. If these delay times are too long, add a wait state at the end of a hold state to allow the signals to come to their proper levels as shown below.


12 L is a current-injected logic. When the injector and ground pins are placed across a curve tracer, the processor V-I characteristic will resemble that of a silicon diode. Although any voltage or current source capable of supplying the desired current at the injector voltage required will suffice, a regulated current source is recommended. This is because the injector voltage will vary over the temperature range. One approach to a suitable, highly stable regulator is shown in the figure below.


4 V TO 8 V UNREGULATED DC


## ELECTRICAL DATA

## INPUT/OUTPUT STRUCTURE

## Interfacing

The input/output (I/O) accommodations have been designed for TTL compatibility. Direct interfacing is supportable by entire families of support devices. System designers will note that propagation delays, set-up time, and hold time requirements do not depend on the frequency of operation.

## Input Circuit

An input clamping diode is incorporated to limit negative excursions (ringing) when the device is on the end of a transmission line. Since the input circuit is independent of injector current, input threshold compatibility is maintained over the entire speed/power range. This circuit provides a high impedance characteristic to reduce input loading and improve the low-logic level input noise immunity over some standard TTL inputs. Full compatibility is maintained with virtually all 5 -volt-logic families even when the device is powered down (injector current reduced).

## Terminating Unused Inputs

Inputs which are selected to be hardwired to a low logic level may be connected directly to ground. Inputs selected to be hardwired to a high logic level may be connected directly to +5 volts.

## Output Circuit

The output circuit selected is an injection open-collector transistor. Since this transistor is injected, output sourcing capability is directly related to injector current. In other words, the number of loads which may be sourced by an output is directly reduced as injector current is reduced.

## EQUIVALENT SCHEMATICS



## ABSOLUTE MAXIMUM RATINGS

| Injection voltage, $\mathrm{V}_{\text {INJ }}$ | 2*V |
| :---: | :---: |
| Injection current, IINJ | 800* mA |
| Input voltage, $\mathrm{V}_{1}$ | 5.5 V |
| Operating case temperature range | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| Storage temperature range. | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Lead temperature for 10 seconds | $300^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply current, ICC |  | 380 | 400 | 420 | mA |
| High-level output voltage, $\mathrm{V}_{\mathrm{OH}}$ |  |  |  | 5.5 | V |
| Low-level output current, IOL |  |  |  | 16 | mA |
| Clock frequency, folock |  | 0 |  | 4.4 | MHz |
| Width of clock pulse, $t_{w}$ |  | 114 |  |  | ns |
| Clock rise time, $\mathrm{t}_{\mathrm{r}}$ |  |  |  | 20 | ns |
| Clock fall time, $\mathrm{t}_{\mathrm{f}}$ |  |  |  | 20 | ns |
| Setup time, $\mathrm{t}_{\text {su }}$ | $\overline{\text { HOLD }}$ READY DO-D15 CRUIN INTREQ ICO - IC3 $\overline{\text { XIPP }}$ $\overline{\text { LOAD }}$ RESET | $\begin{gathered} 0 \\ 25 \\ 45 \\ 70 \\ 55 \\ 55 \\ 50 \\ 20 \\ 0 \end{gathered}$ |  |  | ns |
| Hold time, th | HOLD <br> READY <br> DO.D15 <br> CRUIN <br> INTREQ <br> ICO-IC3 <br> $\overline{\text { XIPP }}$ <br> $\overline{\text { LOAD }}$ <br> RESET | $\begin{array}{r} 25 \\ 30 \\ 35 \\ 25 \\ 30 \\ 30 \\ 5 \\ 25 \\ 45 \end{array}$ |  |  | ns |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | SBP9989NJ, SBP9989NFD | -55 |  | 125 70 | ${ }^{\circ} \mathrm{C}$ |

ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING TEMPERATURE RANGE

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IH }}$ | High-level input voltage |  | ${ }^{1} \mathrm{CC}=\mathrm{NOM}$ |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  | ${ }^{1} \mathrm{CC}=\mathrm{NOM}$ |  |  |  | 0.7 | V |
| $V_{\text {IK }}$ | Input clamp voltage |  | ${ }^{1} \mathrm{CC}=\mathrm{NOM}$, | $I_{1 H}=-12 \mathrm{~mA}$ |  |  | $-1.5$ | V |
| ${ }^{1} \mathrm{OH}$ | High-level output current | 1/O Pins | $\begin{aligned} & I_{\mathrm{CC}}=\mathrm{NOM}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.7, \end{aligned}$ | $\begin{aligned} & V_{I H}=2 \mathrm{~V} \\ & V_{\mathrm{OH}}=5.5 \mathrm{~V} \end{aligned}$ |  |  | 1000 | $\mu \mathrm{A}$ |
|  |  | Other outputs |  |  |  |  | 250 |  |
| VOL | Low-level output voltage |  | $\begin{aligned} & \mathrm{I}_{\mathrm{CC}}=\mathrm{NOM}, \\ & \mathrm{~V}_{1 \mathrm{~L}}=0.7 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA} \end{aligned}$ |  |  | 0.4 | V |
| ${ }^{1} \mathrm{H}$ | Input current | Clock | ${ }^{\prime} \mathrm{CC}=\mathrm{NOM}$, | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ |  |  | 600 | $\mu \mathrm{A}$ |
|  |  | Other inputs |  |  |  |  | 300 |  |
| $V_{\text {INJ }}$ | Injector voltage |  | $\mathrm{I}_{C C}=\mathrm{NOM}$ |  | 1.25 |  |  | V |

${ }^{\dagger}$ For test conditions shown as NOM, see the appropriate value under Recommended Operating Conditions.
SWITCHING CHARACTERISTICS OVER RECOMMENDED OPERATING TEMPERATURE RANGE

| PARAMETER | FROM | TO | TEST CONDITIONS | MIIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPD | CLK $\uparrow$ | Address bus (A0-A14) | $C_{L}=100 \mathrm{pF}$ |  | 140 | ns |
|  | CLK $\uparrow$ | Memory map enable (MPEN) |  |  | 140 |  |
|  | CLK $\uparrow$ | Data bus (D0-D15) |  |  | 140 |  |
|  | CLK $\downarrow$ | Write enable (WE) |  |  | 180 |  |
|  | CLK $\uparrow$ | Cycle end ( $\overline{\text { CYCEND }}$ ) |  |  | 175 |  |
|  | CLK $\uparrow$ | Data bus in (DBIN) |  |  | 155 |  |
|  | CLK $\uparrow$ | Memory enable ( $\overline{\text { MEMEN }}$ ) |  |  | 140 |  |
|  | CLK $\uparrow$ | $\uparrow C R U$ clock (CRUCLK) |  |  | 185 |  |
|  | CLK $\downarrow$ | $\downarrow$ CRU clock (CRUCLK) |  |  | 185 |  |
|  | CLK $\uparrow$ | CRU data out (CRUOUT) |  |  | 175 |  |
|  | CLK $\uparrow$ | Hold acknowledge (HOLDA) |  |  | 150 |  |
|  | CLK个 | Wait |  |  | 140 |  |
|  | CLK $\uparrow$ | Instruction Acquisition (1AQ) |  |  | 140 |  |
|  | CLK $\uparrow$ | Multiprocessor interlock (MPILCK) |  |  | 145 |  |
|  | CLK $\uparrow$ | Interrupt acknowledge (INTACK) |  |  | 150 |  |
| ${ }^{\text {t P }}$ | CLK $\uparrow$ | Address bus (A0-A14) |  |  | 200 | ns |
|  | CLK $\uparrow$ | Memory map enable ( $\overline{\mathrm{MPEN}}$ ) |  |  | 200 |  |
|  | CLK $\uparrow$ | Data bus (D0-D15) | When leaving |  | 200 |  |
|  | CLK $\uparrow$ | Memory enable (MEMEN) | a Hold State, |  | 200 |  |
|  | CLK $\uparrow$ | Data bus in (DBIN) | $C_{L}=100 \mathrm{pF}$ |  | 200 |  |
|  | CLK $\uparrow$ | Instruction Acquisition (IAQ) |  |  | 200 |  |




NOTES: 1 . Dimensions are in inches and parenthetically in millimeters.
2. Pin spacing is. $100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact fongitudinal position relative to pin 1 and 64 .
4. Contact spacing is $0.64(0,025)$ between centers. The center is indented with a halfis indented with a half-
cylindrical center with a cylindrical center with a
radius of $0.20(0,008)$.

## 68-TERMINAL CHIP CARRIER



## TI Sales Offices

ALABABAA: Hunisville, 500 Wynn Drive, Suite 514, Huntsville AL 35805. (205) 837-7530.
ahizoha: Phoenix, P.O. Box 35160,8102 N. 23rd Ave., Suite A. Phoenix, AZ 85069, (602) 995-1007

CALIFORNIA: EI Sequndo, 831 S. Douglas St., El Segundo, CA 90245, (213) 973-2571: Irvine, 17620 Fitch, Irvine, CA 92714 (714) 545-5210; Sacramento, 1900 Point West Way, Suite 171, Sacramento, CA 95815; (916) 929-1521; San Diego, 4333 View Ridge Ave., Suite B. San Diego, CA 92123, (714) 278-9600; Santa Clara, 5353 Belsy Ross Dr. Santa Clara, CA 95051 408) 748-2300 Woodland Hills, 21220 Erwin St., Woodland Hills, CA 91367, (213) 704-7759.
COLORADO: Denver, 9725 E. Hampden St., Suite 301. Denver, C0 80231, (303) 695-2800.
COANECTICUT: Wallingford, 9 Barnes Industrial Park Rd. Barnes Industrial Park, Wallingford, CT 06492, (203) 269-0074.
FLORIDA: Clearwater, 2280 U.S. Hwy. 19 N., Suite 232, Clear water, FL 33515, (813) 796-1926; Ft. Lauderdale, 2765 N.W 62nd St. Ft. Lauderdale, FL 33309. (305) 973-8502; Mait land, 2601 Maitland Center Parkway, Maitland. FL 32751, (305) 646-9600
GEORGIA: Atlanta, 3300 Northeast Expy., Building 9, Atlanta, GA 30341, (404) 452-4600.

LLINOIS: Arlington Heights, 515 W. Algonquin, Arlington Heights, IL. 60005, (312) 640-2934.
INDIANA: FI. Wayne, 2020 Inwood Dr. Ft. Wayne, IN 46805 219) 424-5174; Indianapolis, 2346 S . Lynhurst, Suite J-400 indianapolis, IN 46241, (317) 248-8555.

IOWA: Cedar Rapids, 373 Collins Rd. NE, Suite 200, Cedar Rapids, IA 52402, (319) 395-9550.
胞ARYLAND: Ballimere, 1 Rutherford PI., 7133 Rutherford Rd. Baltimore, MO 21207, (301) 944-8600.
MASSACHUSETTS: Wattham, 504 Totten Pond Rd., Waltham, MA 02154, (617) 890-7400
michigan: Farmington Hills, 33737 W. 12 Mile Rd., Farmington Hills, MI 48018, (313) 553-1500.
MIPMESOTA: Edina, 7625 Parklawn, Edina, MN 55435, (612) 830-1600
MISSOURI: Kansas City, 8080 Ward Pkwy., Kansas City, MO 64114, ( 816 ) $523-2500$; St. Louis, 11861 Westline Industrial Drive, St. Louis, MO 63141, (314) 569-7600.
NEW JERSEY: Clark, 292 Terminal Ave. West, Clark, NJ 07066, (201) 574-9800.
NEW BEXICD: Albuquerque, 5907 Alice NSE, Suite E, Albuquerque, NM 87110, (505) 265-8491.
NEW YORN: East Syracuse, 6700 Old Collamer Rd, East Syracuse, NY 13057 , (315) 463-9291; Endicott, 112 Nanticoke Ave., PO. Box 6is, Endicott, NY'13760, (607) 754-3900; Melville, 1 Huntington Quadrangle. Suite 3C10, P.O. Box 2936, Melville, NY 11747, (516) 454-6600, Poughkeepsie, 201 South Ave.. Poughkeepsie, NY 12601, (914) 473-2900; Rochester, 1210 Jefferson Rd., Rochester, NY 14623, (716) 424-5400.
NORTH CAROLINA: Charlotte, 8 Woodlawn Green, Woodlawn Rd., Charlotte, NC 28210, (704) 527-0930.
OHIO: Beachwood, 23408 Commerce Park Rd. Beachwood, OH 44122. (216) 464-6100, Dayton, Kingsley Bldg., 4124 Linden Ave., Dayton, OH 45432, (513) 258-3877.

OKLAHOMA: Tulsa, 3105 E. Skelly Dr., Suite 110, Tulsa, OK 74105, (918) 749-9547.
OREGON: Beaverton, 6700 SW 105th St., Suite 110, Beaverton, OR 97005, (503) 643-6758.

PENNSYLUANAA: Ft. Washington, 575 Virginia Dr. Ft. Washington, PA 19034. (215) 643-6450
tennessee: Johnson City, P.O. Drawer 1255, Erwin Hwy Johnson City, TN 37601, (615) 461-2191.

TEXAS: Austin, 12501 Research Blvd., P.O. Box 2909, Austin, TX 78723. (512) 250-7655; Dallas, P.O. Box 225012, Dalias, TX 75265, (214) 995-6531; Houston, 9100 Southwest Frwy. Suite 237, Houston, TX 77036, (713) 778-6592; San Antonio 1000 Central Park South, San Antonio, TX 78217, ( 512 496-1779.
UTAH: Salt Lake City, 3672 West 2100 South, Salt Lake City UT 84120, (801) 973-6310

VIRGINIA: Fairfax, 3001 Prosperity, Fairfax, VA 22031, (703) 849-1400; Midlothian, 13711 Sutter's Mill Circle, Midlothian, VA 23113, (804) 744-1007.
WISCONSIR: Brookfield, 205 Bishops Way. Suite 214, Brook field. WI 53005, (414) 784-3040.
WASHINGTOA: Redmond, 2723 152nd Ave., N.E. Bldg 6. Redmond. WA 98052. (206) 881-3080.

EANADA: Ottawa, 436 McClaren St. Ottawa, Canada K2P0M8, (613) 233-1177; Richmond Hill, 280 Centre St. E. Richmond Hill L4C1B1, Ontario, Canada, (416) 884-9181; St. St. Laurent, Quebec, Canada H4SIR7, (514) 334-3635. P

## TI Distributors

ALABABAA: Hall-Mark (205) 837-8700.
ARIZOMA: Phoenix, Kierulff (602) 243-4101; Marshall (602) 968-6181; R.V. Weatherford (602) 272-7144; Wyle (602) 249-2232; Tucson, Kierulff (602) 624-9986.

CALIFORNIA: LOS Angeles/Orange County, Arrow ( 213 ) 701-7500. (714) 851-8961; JACO (714) 540-5600, (213) 998-2200; Kierulff (213) 725-0325, (714) 731-5711; Marshal (213) 999-5001, (213 686-0141, (714) 556-6400; RPS (213) 744-0355, (714) 521-5230; R.V. Weatherford (714) 634-9600 (213) 849-3451, (714) 623-1261; Time (213) 320-0880; Wyie 213) $322-8100$. (714) 641-1611; San Diego, Arrow (714) 565-4800; Kierulff (714) 278-2112; Marshall (714) 578-9600 R.V. Weatherford ( 714 ) 695-1700; Wyle (714) 565-9171; San Francisce Bay Area, Arrow (408) 745-6600; Kierulff (415) $968-6292$; Marshall (408) 732-1100; Time (408) 734-9888 United Components (408) 496-6900; Wyle (408) 727-2500 Santa Barmara, RPS (805) 964-6823; R.V. Weatherford (805) 465-8551.
COLORADO: Arrow (303) 758-2100; Diplomat (303) 740-8300; Kierulff (300) 371-6500; R.V. Weatherford (303) 428-6900;
Wyle (303) 457-9953.

CONNECTICUT: Arrow (203) 265-7741; Kierulf (203) 265-1115; Marshall (203) 265-3822; Milgray (203) 795-0714
FLORIDA: FL. Lauderdale, Arrow (305) 973-8502; Diplomat 305) 971-7160: Hall-Mark (305) 971-9280; Kierulff (305 652-6950; Orlando, Arrow (305) 725-1480; Diplomat (305) 725-4520; Hall-Mark (305) 855-4020; Miloray (305) 647-5747 Tampa, Diplomat (813) 443-4514; Kierulf (813) 576-1966.
georgia: Arrow (404) 449-8252; Hall-Mark (404) 447-8000; Marshall (404) 923-5750.
LLLMOIS: Arrow (312) 893-9420; Diplomat (312) 595-1000; Hall-Mark (312) 860-3800; Kierulff (312) $640-0200$; Newark Hall-Mark
(312) $638-4411$

INDIANA: Indianapolis, Arrow (317) 243-9353; Graham (317) 634-8202; Ft. Wayne, Graham (219) 423-3422.
IOWA: Arrow (319) 395-7230; Deeco (319) 365-7551.
KANSAS: Kansas City, Component Specialties (913) 492-3555; Hall-Mark (913) 888-4747; Wichita, LCOMP (316) 265-9507.
MARYLAND: Arrow (301) 247-5200; Diplomat (301) 995-1226 Hall-Mark (301) 796-9300; Milgray (301) $468-6400$.
MASSACHUSETTS: Arrow (617) 933-8130; Diplomat (617) 429-4120; Kierulf ( 617 ) 667-8331; Marshall (617) 272-8200; Time (617) 935-8080.
MICHIGAN: Detroit, Arrow (313) 971-8200; Diplomat (313) 477-3200; Newark (313) 967-0600; Grand Rapids, Newark (616) $241-6681$.

MINNESOTA: Arrow (612) 830-1800; Diplomat (612) 788-8601; Hall-Mark (612) 854-3223; Kierulf (612) 941-7500.
misSOURI: Kansas City, LCOMP (816) 221-2400; St. Louis, Arrow (314) 567-6888; Hall-Mark (314) 299-5350; Kierulff (314) Arrow
NEW HAMPSHIRE: Arrow (603) 668-6968
MEW JERSEY: Horth, Arrow (201) 797-5800; Diplomat (201) 785-1830; JACO (201) 778-4722; Kierulff (201) 575-6750; Marshall (201) 340-1900; South, Arrow (609) 235-1900; General Radio (609) 964-8560; Hall-Mark (609) 424-0880; Milgray
(609) 424-1300.
MEW MEXICO: Arrow (505) 243-4566; International Electronics (505) 345-8127.

HEW YORK: Long Island, Arrow (516) 231-1000; Diplomat (516) 454-6400; JACO (516) 273-500; Milgray (516) 546-5600, (800) 645-3986; QPL (516) 467-1200; Rochester, Arrow (716) 275-0300; Marshall (716) 235-7620; Rochester Radio supply (716) $3454-7800$; Syracuse, Arrow (315)
$652-1000$; Diplomat ( 315 ) $652-5000$; Marshall ( 607 ) 754-1570.

NORTH CAROLINA: Arrow (919) 876-3132, (919) 725-8711 Hall-Mark (919) 872-0712; Kierulfi (919) 852-6261.
OHIO: Cincinnati, Graham (513) 772-1661; Cleveland, Arrow (216) 248-3990; Hall-Mark (216) 473-2907: Kierulff (216) 587-6558; Columbus, Hall-Mark (614) 846-1882; Dayton, Arrow (513) 435-5563; ESCO (513) 226-1133; Marshall (513) 236-8088.
oklahoma: Component Specialties (918) 664-2820; HallMark (918) $665-3200$; Kierulff (918) 252-7537
OREGON: Almac/Stroum (503) 641-9070; Kierulff (503) 641-9150: Wyle (503) 640-6000.
PENNSYLVANIA: Arrow (412) 856-7000
TEXAS: Austin, Arrow (512) 835-4180; Component Specialties 512) 837-8922; Hall-Mark (512) 258-8848; Kierulif (512) ciatios (214) 57. -6511: ciattes (214) 357-6511; Hall-Mark (214) 341-1147; Internationa Electronics 244) 233-9323; Kierulff (214) 343-2400; El Paso International tlectronics (915) 778 -9761. Houston, Arrow 713 491-4100; Component Speciaties (713) 711-7237; Hal-Mar 713) $530-7030$, Harrison Equipment (13) 879-2600; Kierulff UTAH: Diplomat (801) 974-9953
)
WASHINGTON: AlmaciStroum (206) 643-9992; Arrow (206 575-0907; Kierulf (206) 575-4420; United Components (206) 643-7444; Wyle (206) 453-8300.
WISCONSIN: Arrow (414) 764-6600; Hall-Mark (414) 761-3000; Kieruiff (414) 784-8160.
CANADA: Calgary, Future (403) 259-6408; Varah (403) 230-1235; Downsview, CESCO (416) 661-0220; Hamilton Varah (416) 561-9311; Montreal, CESCO (514) 735-5511; Future (514) 694 -7710; OHtawa, CESCO (613) 226-6905; Future (613) 820-8313; Quebec City, CESCO. (478) 687-4231; Toronto, Varah (604) 873-3211; Winnipeg, Varah (204) $633-6190$. Ai
(.)


[^0]:    *When HOLDA is active, these terminals are high.

